



# STM32U5 Nucleo-144 board (MB1549)

#### Introduction

The STM32U5 Nucleo-144 board based on the MB1549 reference board (order codes NUCLEO-U575ZI-Q and NUCLEO-U5A5ZJ-Q) provides an affordable and flexible way for users to try out new concepts and build prototypes by choosing from the various combinations of performance and power-consumption features provided by the STM32U5 microcontroller.

The ST Zio connector, which extends the ARDUINO<sup>®</sup> Uno V3 connectivity, and the ST morpho headers provide easy expansion of the functionality of the STM32 Nucleo open development platform with a wide choice of specialized shields.

The STM32U5 Nucleo-144 board does not require any separate probe as it integrates the STLINK-V3E debugger/programmer.

The STM32U5 Nucleo-144 board comes with the STM32 comprehensive free software libraries and examples available with the STM32CubeU5 MCU Package.



#### Figure 1. STM32U5 Nucleo-144 board

Picture is not contractual.



# 1 Features

- STM32U5 series microcontroller, featuring an Arm<sup>®</sup> Cortex<sup>®</sup>-M33 with Arm<sup>®</sup> TrustZone<sup>®</sup> in an LQFP144 package
- Internal SMPS to generate V<sub>core</sub> logic supply, identified by '-Q' suffixed boards<sup>(1)</sup>
- USB Type-C<sup>®</sup> sink device FS or HS depending on the microcontroller
- Three user LEDs
- Reset and user push-buttons
- 32.768 kHz crystal oscillator
- Board connectors:
  - USB Type-C<sup>®</sup> connector
  - ST Zio connector including ARDUINO<sup>®</sup> Uno V3
  - ST morpho extension pin headers for full access to all STM32 I/Os
  - Flexible power-supply options: ST-LINK USB V<sub>BUS</sub>, USB connector, or external sources
- On-board STLINK-V3E debugger/programmer with USB re-enumeration capability: mass storage, Virtual COM port, and debug port
- Comprehensive free software libraries and examples available with the STM32CubeU5 MCU Package
- Support of a wide choice of Integrated Development Environments (IDEs) including IAR Embedded Workbench<sup>®</sup>, MDK-ARM, and STM32CubeIDE
- 1. SMPS significantly reduces power consumption in Run mode, by generating a V<sub>core</sub> logic supply from an internal DC/DC converter.

Note: Arm and TrustZone are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm



# 2 Ordering information

To order an STM32U5 Nucleo-144 board, refer to Table 1. Additional information is available from the datasheet and reference manual of the target STM32.

#### Table 1. Ordering information

| Order code      | Board reference       | Target STM32   |
|-----------------|-----------------------|----------------|
| NUCLEO-U575ZI-Q | MB1549 <sup>(1)</sup> | STM32U575ZIT6Q |
| NUCLEO-U5A5ZJ-Q | WID 1049              | STM32U5A5ZJT6Q |

1. Subsequently called main board in the rest of the documentation.

#### 2.1 Codification

The meaning of the codification is explained in Table 2.

#### Table 2. Codification explanation

| NUCLEO-XXYYZT-Q | Description                                                  | Example: NUCLEO-U575ZI-Q |
|-----------------|--------------------------------------------------------------|--------------------------|
| XX              | MCU series in STM32 32-bit Arm Cortex MCUs                   | STM32U5 series           |
| YY              | MCU product line in the series                               | STM32U575/585            |
| Z               | STM32 package pin count                                      | 144 pins                 |
| т               | STM32 flash memory size:<br>I for 2 Mbytes<br>J for 4 Mbytes | 2 Mbytes                 |
| -Q              | STM32 has an internal SMPS function                          | Internal SMPS            |

| Development environment                                                                                      |
|--------------------------------------------------------------------------------------------------------------|
| System requirements                                                                                          |
| <ul> <li>Multi-OS support: Windows<sup>®</sup> 10, Linux<sup>®</sup> 64-bit, or macOS<sup>®</sup></li> </ul> |
| USB Type-A or USB Type-C <sup>®</sup> to Micro-B cable                                                       |
| macOS <sup>®</sup> is a trademark of Apple Inc., registered in the U.S. and other countries and regions.     |
| Linux <sup>®</sup> is a registered trademark of Linus Torvalds.                                              |
| Windows is a trademark of the Microsoft group of companies.                                                  |
| Development toolchains                                                                                       |
| • IAR Systems <sup>®</sup> - IAR Embedded Workbench <sup>®(1)</sup>                                          |
| • Keil <sup>®</sup> - MDK-ARM <sup>(1)</sup>                                                                 |
|                                                                                                              |

- STMicroelectronics STM32CubeIDE
- 1. On Windows<sup>®</sup> only.

# 3.3 Demonstration software

The demonstration software, included in the STM32Cube MCU Package corresponding to the on-board microcontroller, is preloaded in the STM32 flash memory for easy demonstration of the device peripherals in standalone mode. The latest versions of the demonstration source code and associated documentation can be downloaded from *www.st.com*.



# 4 Conventions

Table 3 provides the conventions used for the ON and OFF settings in the present document.

#### Table 3. ON/OFF convention

| Convention            | Definition                                    |
|-----------------------|-----------------------------------------------|
| Jumper JPx ON         | Jumper fitted                                 |
| Jumper JPx OFF        | Jumper not fitted                             |
| Jumper JPx [1-2]      | Jumper fitted between Pin 1 and Pin 2         |
| Solder bridge SBx ON  | SBx connections closed by 0 $\Omega$ resistor |
| Solder bridge SBx OFF | SBx connections left open                     |
| Resistor Rx ON        | Resistor soldered                             |
| Resistor Rx OFF       | Resistor not soldered                         |
| Capacitor Cx ON       | Capacitor soldered                            |
| Capacitor Cx OFF      | Capacitor not soldered                        |

# 5 Quick start

57/

The STM32U5 Nucleo-144 board is a low-cost and easy-to-use development kit, to evaluate quickly and start development with an STM32U5 series microcontroller in an LQFP 144-pin package. Before installing and using the product, accept the evaluation product license agreement from the www.st.com/epla webpage. For more information on the STM32U5 Nucleo-144 board and software example, visit the www.st.com/stm32nucleo webpage.

### 5.1 Getting started

Follow the sequence below to configure the STM32U5 Nucleo-144 board and launch the software example (refer to Figure 4 for component location):

- 1. Check the jumper position on the board (refer to Default board configuration).
- Connect the STM32U5 Nucleo-144 board to a PC with a USB cable (USB Type-A or USB Type-C<sup>®</sup> to Micro-B) through the USB connector (CN1) to power the board.
- 3. The 5V\_PWR green (LD5) and COM (LD4) LEDs light up, and the green LED (LD1) blinks.
- 4. Press the blue user button (B1).
- 5. Observe how the blinking of the LEDs (LD1, LD2, and LD3) changes, according to the number of clicks on the button (B1).
- Download the software examples that help to use the STM32 Nucleo features. These are available on the www.st.com website.
- 7. Develop your application using the available examples.

#### 5.2 Default board configuration

By default, the STM32U5 Nucleo-144 board is configured with VDD\_MCU at 3.3 V. It is possible to configure the board with VDD\_MCU at 1.8 V. Before switching to 1.8 V, ensure that the extension module and external shield connected to the Nucleo-144 board are 1.8 V compatible.

The default jumper configuration and voltage setting are shown in Table 4.

#### Table 4. Default jumper configuration

| Jumper | Definition                  | Default position                          | Comment                                         |
|--------|-----------------------------|-------------------------------------------|-------------------------------------------------|
| JP1    | STLK_NRST                   | OFF                                       | STLINK-V3E is selected as the default debugger. |
| JP2    | T_NRST                      | ON                                        | RST connected between MCU target and debugger   |
| JP4    | VDD                         | [1-2]                                     | VDD MCU voltage selection 3V3                   |
| JP5    | I <sub>DD</sub> measurement | ON                                        | MCU VDD current measurement                     |
| JP6    | 5V power selection [1-2]    |                                           | 5V from STLINK-V3E                              |
| JP7    | UCPD_DBCC1                  | UCPD_DBCC1 OFF Refer to Section 6.11.2: U |                                                 |
| JP8    | UCPD_DBCC2                  | OFF                                       | Refer to section Section 6.11.2: UCPD.          |



Figure 2. Default board configuration



Table 5 explains the other jumper settings and configurations.

| Jumper | Definition                        | Setting <sup>(1)</sup> | Comment                                                                                                                                                                                                        |
|--------|-----------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JP1    |                                   | ON                     | Use to reset the STLINK-V3E MCU when an external debug probe is used.                                                                                                                                          |
| JPT    | STLK_RST —                        | OFF                    | STLINK-V3E is selected as the default debugger.                                                                                                                                                                |
|        |                                   | ON                     | STLINK-V3E can reset the target MCU.                                                                                                                                                                           |
| JP2    | T_NRST                            | OFF                    | STLINK-V3E cannot reset the target MCU. Configuration to use when an external debug probe is used.                                                                                                             |
|        |                                   | [1-2]                  | The VDD voltage selection is 3V3.                                                                                                                                                                              |
| JP4    | VDD voltage selection             | [2-3]                  | The VDD voltage selection is 1V8.                                                                                                                                                                              |
|        | VDD Voltage Selection             | OFF                    | No internal VDD power supply<br>(External 3.3 or 1.8 V needed)                                                                                                                                                 |
|        |                                   | ON                     | MCU is powered by the on-board power supplies.                                                                                                                                                                 |
| JP5    | I <sub>DD</sub> measurement       | OFF                    | Use an ammeter to measure the<br>VDD_MCU power consumption, or<br>connect a 3.3 or 1.8 V external source<br>on pin 2 (STLINK-PWR tools with<br>STM32CubeMonitor-Power or the<br>ULPBench probe as an example). |
|        |                                   | [1-2]                  | 5V source from STLINK-V3E                                                                                                                                                                                      |
|        |                                   | [3-4]                  | 5V source from ARDUINO® VIN 7-12 V                                                                                                                                                                             |
|        |                                   | [5-6]                  | 5V source from 5V_EXT                                                                                                                                                                                          |
| 100    |                                   | [7-8]                  | 5V source from USB Type-C®                                                                                                                                                                                     |
| JP6    | 5V power selection <sup>(2)</sup> |                        | 5V source from USB_CHGR.                                                                                                                                                                                       |
|        |                                   | [9-10]                 | From the STLINK-V3E USB connector (CN1) without overcurrent protection.                                                                                                                                        |
|        |                                   | OFF                    | No 5V power source, configuration when external 3V3 is used.                                                                                                                                                   |
| 107    |                                   | OFF                    | UCPD_DBCC1 NOT connected to<br>GND                                                                                                                                                                             |
| JP7    | UCPD_DBCC1                        | ON                     | UCPD_DBCC1 connected to GND (for debugging purpose)                                                                                                                                                            |
| JP8    |                                   | OFF                    | UCPD_DBCC2 NOT connected to<br>GND                                                                                                                                                                             |
| JFO    | UCPD_DBCC2                        | ON                     | UCPD_DBCC2 connected to GND (for debugging purpose)                                                                                                                                                            |

#### Table 5. Jumper configuration

1. The default configuration is in bold.

2. This is recommended to have only one jumper configuration.



# 6 Hardware layout and configuration

The STM32U5 Nucleo-144 board is designed around an STM32U5 microcontroller in an LQFP 144-pin package. Figure 3 shows the connections between the STM32 and its peripherals (STLINK-V3E, push-buttons, LEDs, USB ST Zio connectors, and ST morpho headers). Figure 4 and Figure 5 show the location of these features on the STM32U5 Nucleo-144 board.

The mechanical dimensions of the board are shown in Figure 6.



#### Figure 3. Hardware block diagram

Note:

VCP: Virtual COM port SWD: Serial Wire Debug



# 6.1 STM32U5 Nucleo-144 board layout





Figure 5. STM32U5 Nucleo-144 board bottom layout

# 6.2 Mechanical drawing

57



#### Figure 6. STM32U5 Nucleo-144 board mechanical drawing (in millimeters)



#### 6.3 Embedded STLINK-V3E

The chapter below gives some information about the implementation of STLINK-V3E on this STM32U5 Nucleo-144 board. For detailed information about ST-LINK capabilities, LED management, driver, and firmware for this STLINK-V3E, refer to the technical note *Overview of ST-LINK derivatives* (TN1235).

For information about the debugging and programming features of STLINK-V3E, refer to the user manual *STLINK-V3SET debugger/programmer for STM8 and STM32* (UM2448).

#### 6.3.1 Description

There are two different ways to program or debug the onboard STM32 MCU.

- Using the embedded STLINK-V3E
- Using an external debug tool connected to the STDC14/MIPI10 connector (CN5)

Refer to Table 5 to switch between STLINK-V3E or STDC14 configuration.

The STLINK-V3E facility for debugging and flashing is integrated into the STM32 Nucleo-144 board. Features supported in STLINK-V3E:

- 5 V/500 mA power supplied by the USB connector (CN1)
- USB 2.0 high-speed compatible interface
- Serial Wire Debug (SWD) with Serial Wire Viewer (SWV)
- Virtual COM port (VCP)
- 1.7 to 3.6 V application voltage
- COM status LED that blinks during communication with the PC
- USB overcurrent protection (U2)

One tricolor LED (green, orange, and red) provides information about STLINK-V3E communication status (LD4). For detailed information about this LED, refer to the technical note *Overview of ST-LINK derivatives* (TN1235). Table 6 describes the USB Micro-B connector (CN1) pinout.

#### Table 6. USB Micro-B connector (CN1) pinout

| Pin | Pin name | Signal name     | STLINK-V3E STM32 pin | Function   |
|-----|----------|-----------------|----------------------|------------|
| 1   | VBUS     | 5V_USB_CHGR     | -                    | VBUS power |
| 2   | DM       | USB_DEV_HS_CN_N | PB14                 | DM         |
| 3   | DP       | USB_DEV_HS_CN_P | PB15                 | DP         |
| 4   | ID       | -               | -                    | ID         |
| 5   | GND      | GND             | GND                  | GND        |

#### 6.3.2 Drivers

The driver installation is not mandatory for Windows<sup>®</sup> 10 but allocates an ST-specific name to the ST-LINK COM port in the system device manager.

For detailed information regarding the ST-LINK USB driver, refer to the technical note Overview of ST-LINK derivatives (TN1235).

#### 6.3.3 STLINK-V3E firmware upgrade

STLINK-V3E embeds a firmware upgrade (stsw-link007) mechanism through the USB port. As the firmware might evolve during the lifetime of the STLINK-V3E product, to add new functionalities, fix bugs, and support new microcontroller families, it is recommended to visit the *www.st.com* website before starting to use the STM32U5 Nucleo-144 board and periodically, to stay up-to-date with the latest firmware version.

For detailed information about firmware upgrades, refer to the technical note *Overview of ST-LINK derivatives* (TN1235).





#### 6.3.4 Using an external debug tool to program and debug the on-board STM32

To support an external debug tool, set the jumper (JP1) to reset the STLINK-V3E to avoid I/O conflict, and remove the jumper (JP2) to avoid reset conflict. Then connect the external debug tool through the STDC14/MIPI10 debug connector (CN5).

When using the external debug connector (CN5), the user can supply the STM32U5 Nucleo-144 board with the STLINK-V3E connector (CN1) or select another power supply source as described in Power supply and power selection.

# STLK\_NRST (JP1 ON) STDC14/MIPI-10 (CN5) T\_NRST (JP2 OFF) USB STLINK-V3E connector (CN1) SV LED (LD5) SV power source (JP6 [1-2]) USB STLINK-V3E connector (CN1) SV LED (LD5) SV power source (JP6 [1-2])

#### Figure 7. Connecting an external debug tool to program the on-board STM32U5

Figure 8 shows the STDC14/MIPI10 connector (CN5).



#### Figure 8. STDC14/MIPI10 debug connector (CN5)

Table 7 describes the STDC14/MIPI10 connector (CN5) pinout.

| MIPI10 pin | STDC14 pin | CN5       | Function                                                                                               |
|------------|------------|-----------|--------------------------------------------------------------------------------------------------------|
| -          | 1          | NC        | Reserved <sup>(1)</sup>                                                                                |
| -          | 2          | NC        | Reserved <sup>(1)</sup>                                                                                |
| 1          | 3          | VDD       | Target VDD <sup>(2)</sup>                                                                              |
| 2          | 4          | T_SWDIO   | Target SWDIO using SWD protocol or target JTMS (T_JTMS) using JTAG protocol                            |
| 3          | 5          | GND       | Ground                                                                                                 |
| 4          | 6          | T_SWCLK   | Target SWCLK using SWD protocol or target JTCK (T_JTCK) using JTAG protocol                            |
| 5          | 7          | GND       | Ground                                                                                                 |
| 6          | 8          | T_SWO     | Target SWO using SWD protocol or target JTDO (T_JTDO) using JTAG protocol (SB44 ON)                    |
| 7          | 9          | NC        | T_JRCLK <sup>(3)</sup> /NC <sup>(4)</sup>                                                              |
| 8          | 10         | T_JTDI    | Not used by SWD protocol, target JTDI (T_JTDI) using JTAG protocol, only for external tools (SB39 OFF) |
| 9          | 11         | GNDDetect | GND detection for plug indicator <sup>(5)</sup>                                                        |
| 10         | 12         | T_NRST    | Target NRST                                                                                            |
| -          | 13         | T_VCP_RX  | Target RX used for VCP (with UART supporting bootloader) $^{\!(6)}$                                    |
| -          | 14         | T_VCP_TX  | Target TX used for VCP (with UART supporting bootloader) $\!\!\!^{(2)}$                                |

#### Table 7. STDC14/MIPI10 debug connector (CN5) pinout

1. Do not connect to the target. It is not connected to the STM32U5 Nucleo-144 board.

2. Input for the external debug tools and output for the STM32U5 Nucleo-144 board.

3. Optional loopback of JTCK on the target side.

4. NC means not required for the SWD connection, not connected on the STM32U5 Nucleo-144 board.

5. Tied to GND. The target might use it for the detection of the tool.

6. Output for the external debug tools and input for the STM32U5 Nucleo-144 board.

Two level shifters are used on VCP and SWD interfaces to offer a debug capability with the MCU powered by a 1.8 V power source. The level shifters are used for signals from the target MCU (1.8/3.3 V) to STLINK-V3E (3.3 V).



#### 6.4 Power supply and power selection

#### 6.4.1 External power supply input

It is possible to configure the STM32U5 Nucleo-144 board to use any of the following power sources:

- 5V\_STLK from STLINK-V3E USB connector (CN1)
- VIN (7-12 V) from ARDUINO<sup>®</sup>-included Zio connector (CN8) or ST morpho connector (CN11) with 5 V adaptation from LDO (U11)
- 5V\_EXT from ST morpho connector (CN11)
- 5V\_USB\_C from USB Type-C<sup>®</sup> connector (CN15)
- 5V\_CHGR from STLINK-V3E USB connector (CN1)
- 3V3 from ARDUINO<sup>®</sup>-included Zio connector (CN8) or ST morpho connector (CN11)

If VIN, 5V\_EXT, or 3V3 is used to power the STM32U5 Nucleo-144 board, this power source must comply with the standard EN-60950-1: 2006+A11/2009 and must be safety extralow voltage (SELV) with limited power capability.

The power supply capabilities are summarized in Table 8.

#### Max. Input power name **Connector pins** Voltage range Limitation current The maximum current depends on the presence or CN1 pin 1 absence of USB enumeration: 5V\_STLK 4 75 to 5 5 V 500 mA 100 mA without enumeration JP6 [1-2] 500 mA with enumeration OK From 7 to 12 V only and input current capability is CN8 pin 15 linked to input voltage: CN11 pin 24 VIN/5V\_VIN 7 to 12 V 800 mA 800 mA input current when VIN = 7 V • • 450 mA input current when 7 V < VIN < 9 V JP6 [3-4] 250 mA input current when 9 V < VIN < 12 V . CN11 pin 6 The maximum current depends on the power 5V\_EXT 4.75 to 5.5 V 500 mA source. JP6 [5-6] **CN15** The maximum current depends on the USB host 5V\_USB\_C 4.75 to 5.5 V 1 A used to power the Nucleo. JP6 [7-8] The maximum current depends on the USB wall CN1 pin 1 5V\_CHGR 500 mA charger used to power the Nucleo. There is no 4.75 to 5.5 V JP6 [9-10] USB enumeration. The maximum current depends on the 3V3 source. CN8 pin 7 The 3V3 can be used when the STLINK-V3E part 3V3 3.0 to 3.6 V CN11 pin 16 of the PCB is not used. SB1 must be OFF to JP5 pin 2 protect LDO (U10). It is possible to power only the MCU power supply pins by applying a voltage source on JP4 pin 2. In this case, only the MCU is powered. External VDD JP4 pin 2 1.71 to 3.6 V functions like debugging, LED, or the expansion connector are not powered. This option can be used for the MCU power consumption measurement.

#### Table 8. Power source capability

**5V\_STLK** is a 5V DC power with limitations from the STLINK-V3E USB connector (CN1). In this case, the 5V jumper selection (JP6) must be on pin [1-2] to select the 5V\_STLK power source on the JP6 connector. This is the default setting. If the USB enumeration succeeds, the 5V\_STLK power is enabled, by asserting the T\_PWR\_EN signal from STLINK-V3E. This pin is connected to a power switch (U2) with the management of the maximum current delivery.

The STM32U5 Nucleo-144 board and its shield can be powered from the STLINK-V3E USB connector (CN1), but only the STLINK-V3E circuit is powered before USB enumeration because the host PC only provides 100 mA to the board at that time. During the USB enumeration, the STM32U5 Nucleo-144 board requests 500 mA power to the host PC.

- If the host can provide the required power, the U2 power switch is enabled, the green LED (LD5) is turned ON, and the STM32U5 Nucleo-144 board and its shield can consume up to 500 mA.
- If the host is not able to provide the requested current, the enumeration fails. The U2 power switch remains OFF and the MCU part including the extension board is not powered. As a consequence, the green LED (LD5) remains OFF. In this case, it is recommended to use an external power supply.

5V\_STLK configuration: 5V jumper selection JP6[1-2] must be connected as shown in Figure 9.



#### Figure 9. JP6 [1-2]: 5V\_STLK power source

UM2861 - Rev 8

**VIN** (**5V\_VIN**) is the 7 to 12 V DC power source from the ARDUINO<sup>®</sup> included Zio connector (CN8) pin 15 (VIN), or from the ST morpho connector (CN11) pin 24. The 5V jumper selection (JP6) must be on pin [3-4] to select the 5V\_VIN power source. In that case, the DC power can come from the ARDUINO<sup>®</sup> Uno V3 battery shield (compatible with the Adafruit PowerBoost 500 shield).

An LDO (U11) is used to provide a fixed 5 V from VIN (7-12 V).

5V\_VIN configuration: 5 V jumper selection (JP6) [3-4] must be connected as shown in Figure 10.



#### Figure 10. JP6 [3-4]: 5V\_VIN power source

**5V\_EXT** is the DC power coming from an external 5 V DC power source from the ST morpho connector (CN11) pin 6. The 5V jumper selection (JP6) must be on pin [5-6] to select the 5V\_EXT power source on the JP6 connector, and must be connected as shown in Figure 11.





**5V\_USB\_C** is the DC power source coming from the 5V USB connector (CN15). The 5V jumper selection (JP6) must be set on [7-8] and must be connected as shown in Figure 12.



#### Figure 12. JP6 [7-8]: 5V\_USB\_C power source

**5V\_CHGR** is when a DC power charger is connected to the USB STLINK-V3E connector (CN1). To select the 5V\_CHGR power source, the 5V jumper selection (JP6) must be between pins [9-10]. If an external USB charger powers the STM32U5 Nucleo-144 board, then the debugging feature through (CN1) is not available. If a host computer is connected instead of the charger, the current limitation is no longer effective. In this case, the host computer can be damaged, and it is recommended to select 5V\_STLK mode.

5V\_CHGR configuration: 5V jumper selection JP6[9-10] should be connected as shown in Figure 13.



#### Figure 13. JP6 [9-10]: 5V\_CHGR power source

Note: With this JP6 configuration, the USB\_PWR protection is bypassed. This configuration is forbidden to power the board with a computer USB port, as the USB\_PWR\_protection is bypassed. The reason is that if the board consumes more than 500 mA, it can damage the computer.



**External 3V3 power supply input**. In some situations, it is interesting to use an external 3.3 V source on the 3V3 input (CN8 pin 7 or CN11 pin 16), for instance in case the 3.3 V is provided by an extension board. When the Nucleo-144 is powered with only a 3.3V source, the STLINK-V3E part is not powered, thus programming and debugging are unavailable.

When using the 3V3 input, the STLINK-V3E part is not supplied.

For this configuration, it is recommended to remove SB1 to avoid backward voltage to 5 V through U10, and remove JP2 to avoid STM32 MCU reset from the STLINK-V3E part.

**VDD power supply input**. In some situations, it is interesting to use an external power source from 1.71 to 3.6 V to power only the MCU power supply pins (JP4 pin 2 or JP5 pin 2). In this configuration, external functions like debugging, LED, or the expansion connector are not powered. This option can be used for the optimized MCU power consumption measurement.

#### 6.4.2 Programing/debugging when the power supply is not from STLINK-V3E (5V\_STLK)

In case the current consumption of the Nucleo-144 and the expansion boards exceeds the allowed current on the ST-LINK USB connector, the external power 5V\_VIN, 5V\_EXT, or 5V\_USB\_C can be used. In such a case, it is still possible to use the embedded ST-LINK for VCP programming and debugging.

In this case, the following power sequence procedure must be respected:

- 1. Connect the JP6 jumper according to the 5V selected external power source.
- 2. Connect the external power source according to JP6.
- 3. Power on the external power supply.
- 4. Check that the 5 V green LED (LD5) is turned ON.
- 5. Connect the PC to the USB connector (CN1) for programming/debugging.

If this sequence is not respected, V<sub>BUS</sub> from STLINK-V3E might first power the board, and the following risks might be encountered:

- If the board needs more than 500 mA current, the PC might be damaged or can limit the current. Therefore, the board is not powered correctly.
- Enumeration requests 500 mA, so there is a risk that the request is rejected and enumeration does not succeed if the PC cannot provide such a current. Consequently, the board is not powered (LD5 LED remains OFF).

#### 6.4.3 Power supply output

- 5V: Whatever the power source (5V\_STLK, 5V\_VIN, 5V\_EXT, 5V\_CHGR, or 5V\_USB\_C) the generated 5 V is present on CN8 pin 9 or CN11 pin 18 and can be used as an output power supply for an ARDUINO<sup>®</sup> shield or an extension board. In this case, the maximum current of the power source specified in Table 8 needs to be respected.
- **3V3**: The internal 3V3, on CN8 pin 7 or CN11 pin 16, can be used also as a power supply output. The current is limited by the maximum current capability of the U10 regulator (500 mA including the Nucleo and shield boards consumption).

#### 6.4.4 Internal power supply

The Nucleo boards are designed to support two specific voltage configurations:

- VDD at 3.3 V configuration to reach Nucleo-144 low-power mode
- VDD at 1.8 V configuration to demonstrate MCU low-voltage capability

#### 6.4.4.1 3V3

Regardless of the 5 V power source, an LDO is used to deliver a fixed 3.3 V power voltage from 5 V. The maximum current capability of this source is 500 mA. To select the 3.3V voltage for the VDD, set the VDD jumper (JP4) on [1-2].

A solder bridge (SB1) is used to disconnect the LDO output, when an external 3.3 V is applied to the Nucleo-144 board, to avoid backward voltage to 5 V through this LDO.

- SB1 ON: U10 LDO output provides a 3V3 power supply (default configuration).
- SB1 OFF: U10 LDO output does not provide 3V3. An external 3.3 V power source is needed.



#### 6.4.4.2 1V8

An external SMPS can be used for the MCU to work at 1.8 V. The external SMPS capability is 400 mA maximum. Before using the 1.8 V voltage, it is necessary to check that all interfaces connected to the Nucleo-144 board are 1.8 V compatible. To select the 1.8 V for the VDD, set the VDD jumper (JP4) on [2-3].

In this mode, it is possible to keep some MCU voltage domain at 3V3 depending on the application use case. The MCU voltage selection is done according to the solder bridge configuration. Refer to Table 9 for solder bridge configuration.

#### 6.4.4.3 JP4 VDD voltage selection 1V8/3V3

The JP4 jumper selects the VDD voltage:

- Set JP4 on [1-2] to set VDD to 3V3.
- Set JP4 on [2-3] to set VDD to 1V8.

The consumption on this jumper includes the MCU power pins connected to the VDD\_MCU power line and the other features supplied by VDD, such as the level shifter power supply pins for STLINK-V3E, the user button, the ARDUINO<sup>®</sup> shield on the IOREF pin, and the power supply pins on the ST morpho connector.

#### 6.4.5 MCU power supply

The default configuration of the MCU power pins is described in Table 9.

#### Table 9. MCU power supplies

| Solder bridge configuration | MCU power supply                                                                                                      |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------|
| JP4 [1-2]/JP4 [2-3]         | VDD selection: Jumper selection for VDD 3V3/1V8                                                                       |
| JP5 [1-2]/ammeter           | $I_{\mbox{\scriptsize DD}}\!\!:$ JP5 ON to supply the MCU or connected with an ammeter to do the current measurement. |
| SB2 ON                      | SB for VDDSMPS input voltage                                                                                          |
| SB3 ON                      | SB for VREFP input voltage                                                                                            |
| SB30 ON                     | SB for VDDUSB input voltage                                                                                           |
|                             | SB for VDDIO2 PG[2-15] input voltage                                                                                  |
| SB28 ON/SB29 OFF            | SB28 ON/SB29 OFF: VDDIO follows 1V8 to 3V3 VDD_MCU.                                                                   |
|                             | SB28 OFF/SB29 ON: VDDIO fixed to 3V3 whatever the VDD-MCU voltage is.                                                 |
| SB50 ON                     | SB for VBAT input voltage                                                                                             |
|                             | SB for VDDA/VREF input voltage                                                                                        |
|                             | SB55 ON/SB54 OFF: VDDA/VREF follows 1V8 to 3V3 VDD_MCU.                                                               |
| SB55 OFF/SB54 ON            | SB55 OFF/SB54 ON: VDDA/VREF fixed to 3V3 whatever the VDD-MCU voltage is.                                             |
|                             | For more details about the VDDA/VREFP power supply, refer to the MCU datasheet.                                       |

Warning: On this Nucleo-144, the power-on sequence implementation for the 1.8 V use case is given as an example and might not follow the recommended power-on sequencing. Refer to the application note Getting started with STM32U5 MCU hardware development (AN5373) and STM32U5xx products datasheets for power-on sequencing.

#### **INTERNAL VCORE SMPS power supply**

Power figures in run mode are significantly improved, by generating a  $V_{core}$  logic supply from the internal DC/DC converter (this function is only available on '-Q' suffixed boards).

For all general information concerning design recommendations for STM32U5 with internal SMPS and design guide for ultra-low-power applications with performance, refer to the application note *Getting started with STM32U5 MCU hardware development* (AN5373) at the *www.st.com* website.



#### 6.4.6 VDD\_MCU I<sub>DD</sub> measurement

The labeled  $I_{DD}$  jumper (JP5) is used to measure the consumption of the STM32 microcontroller by removing the jumper and by connecting an ammeter or any other current measurement tool.

- Jumper ON: The STM32 microcontroller is powered (default).
- Jumper OFF: An ammeter or external 3V3 power source must be connected to power the STM32 microcontroller and measure its current consumption.

The IDD jumper allows the current measurement for both 3V3 and 1V8 MCU voltage ranges.

#### 6.5 LEDs

#### User green LED (LD1)

The user green LED (LD1) is connected to the PC7 STM32 I/O (SB21 ON and SB23 OFF, default configuration) or PA5 (SB21 OFF and SB23 ON, optional configuration corresponding to the D13 ST Zio connector). A transistor is used to drive the LED whatever the MCU 1.8/3.3 V voltage range.

#### User blue LED (LD2)

The user blue LED (LD2) is connected to PB7. A transistor is used to drive the LED whatever the MCU 1.8/3.3 V voltage range.

#### User red LED (LD3)

The user red LED (LD3) is connected to PG2. A transistor is used to drive the LED whatever the MCU 1.8/3.3 V voltage range.

These user LEDs are ON when the I/O is in the HIGH state, and are OFF when the I/O is in the LOW state.

#### COM tricolor LED (LD4)

The tricolor (green, orange, and red) LED (LD4) provides information about STLINK-V3E communication status. For detailed information about this LED, refer to the technical note *Overview of ST-LINK derivatives* (TN1235).

#### Green PWR LED (LD5)

The green LED (LD5) indicates that the Nucleo-144 is powered by a 5 V source, and this source is available on CN8 pin 9 and CN11 pin 18, but also for the LDO and external SMPS input.

#### Red STLINK-V3E USB OC power switch fault LED (LD6)

The red LED (LD6) indicates that the board power consumption on the USB exceeds 500 mA.

- If 500 mA or more is expected, the board must be supplied by one of the external 5 V sources compatible with more than 500 mA capability.
- If more than 500 mA is not expected, the board must be analyzed to understand the extra consumption.

#### USB Type-C<sup>®</sup> green LED (LD7)

The presence of the 5 V on the USB Type- $C^{\mathbb{R}}$  user connector drives the green LED (LD7). Refer to USB Type- $C^{\mathbb{R}}$  FS/HS for more details.



#### 6.6 Push-buttons

Two buttons are available on the Nucleo board.

#### User button (B1)

The blue button for the user and wake-up functions is connected to PC13 to support the default TAMPER function or to PA0 to support the optional wake-up function of the STM32 microcontroller. When the button is pressed the logic state is HIGH, otherwise, the logic state is LOW.

- To connect the USER button to PC13, SB58 must be ON and SB59 must be OFF. This is the default configuration.
- To connect the USER button to PA0, SB58 must be OFF and SB59 must be ON. This is the optional configuration.

Buttons are implemented using a hardware debounce filter combined with a serial resistor to avoid damaging the STM32 GPIO in case of the wrong GPIO setting. A 0  $\Omega$  resistor can replace this 330  $\Omega$  serial resistor (R39) assuming the GPIO configuration is properly done. The hardware debounce filter is composed of a 100 nF capacitor (C84) with a 100 k $\Omega$  pull-down resistor (R38). Both components can be removed to reduce the BOM cost assuming the firmware handles debounce.

**Warning:** The PC13 I/O used for the user button must be set to INPUT, pull-down (PD) with debouncing. Never set the PC13 to OUTPUT/LOW level to avoid a shortcut when the user button is pressed.

#### **Reset button (B2)**

The black button connected to NRST is used to reset the STM32 microcontroller. When the button is pressed the logic state is LOW, otherwise, the logic state is HIGH.

The blue and black plastic hats placed on these push-buttons can be removed if necessary, when a shield or an application board is plugged into the top of the Nucleo board. This avoids pressure on the buttons and consequently a possible permanent target MCU reset.



#### 6.7 OSC clock sources

Three clock sources are described below:

- LSE is the 32.768 kHz crystal for the STM32 embedded RTC.
- MCO is the 8 MHz clock from STLINK-V3E MCU for the STM32 microcontroller.
- HSE is the 16 MHz oscillator for the STM32 microcontroller. This clock is available depending on the target STM32 series microcontroller used on the Nucleo-144 board.

#### 6.7.1 LSE: OSC 32 KHz clock supply

There are three ways to configure the pins corresponding to the low-speed clock (LSE):

#### LSE on-board oscillator X2 crystal (default configuration)

To help select the crystal and its associated capacitors, refer to the application note Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs (AN2867).

As an example, this crystal might have the following characteristics: 32.768 kHz, 9 pF, and 20 ppm. In this case, configure the board as follows:

- R32 and R33 ON
- SB51 and SB52 OFF

#### External oscillator connected to PC14 input

From the external oscillator through pin 25 of the ST morpho connector (CN11). The following configuration is needed:

- R32 and R33 OFF
- SB51 and SB52 ON, for connection from Zio connector CN11 pin 25

#### LSE not used

PC14 and PC15 are used as GPIOs instead of low-speed clocks. The following configuration is needed:

- R32 and R33 OFF
- SB51 and SB52 ON



#### 6.7.2 OSC clock supply

There are four ways to configure the pins corresponding to the external high-speed clock (HSE):

# HSE: on-board oscillator crystal (X3) (configuration depends on the embedded STM32U5 series microcontroller)

To help select the crystal and its associated capacitors (C59, C60), refer to the application note Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs (AN2867).

As an example, this crystal might have the following characteristics: 16 MHz, 8 pF, and 20 ppm. In this case, configure the board as follows:

- SB47 and SB49 OFF. PH0 and PH1 are not connected to CN11 as I/Os.
- SB48 (MCO) OFF
- SB4 and SB5 ON are connected to the external HSE.

#### MCO from STLINK-V3E (default: not connected):

The MCO output of the STLINK-V3E MCU is used as an input clock. The frequency might be changed during the ST-LINK firmware upgrade (stsw-link007). It is fixed at 8 MHz by default and connected to PH0 OSC\_IN of the STM32 microcontroller. To use this clock source, the following configuration is needed:

- SB47 OFF and SB49 ON. Only PH1 can be connected to CN11 as an I/O.
- SB48 ON. MCO is connected to PH0 and R5 on the STLINK-V3E side and must be connected to provide the MCO to the STLINK-V3E output.
- SB4 and SB5 OFF. The external crystal is not connected to HSE.
- The resistor (R5) and capacitor (C5) can be adapted for the 8 MHz shape.

#### External oscillator to PH0 (default: not connected)

The input clock comes from an external clock through PH0, on expansion connector (CN11) pin 29. The following configuration is needed:

- SB47 and SB49 ON. PH0 and PH1 are connected to CN11. PH1 can be used as a GPIO.
- SB48 OFF. MCO is not connected to PH0.
- SB4 and SB5 OFF. The external crystal (X3) is disconnected from PH0 and PH1.

#### HSE not used (configuration depends on the embedded STM32U5 series microcontroller)

PH0 and PH1 are used as GPIOs instead of crystal inputs. The following configuration is needed:

- SB47 and SB49 ON. PH0 and PH1 are connected to the expansion connector (CN11) as GPIOs.
- SB48 OFF. MCO is not connected to PH0.
- SB4 and SB5 OFF. The external crystal (X3) is disconnected from PH0 and PH1.

#### 6.8 Reset sources

The reset signal of the Nucleo board is active LOW and the reset sources come from:

- The RESET button (B2),
- The embedded STLINK-V3E,
- The ARDUINO<sup>®</sup>-included Zio connector CN8 pin 5,
- Or the ST morpho connector CN11 pin 14.





## 6.9 Virtual COM port (VCP)

An STM32 serial interface is connected to the STLINK-V3E debug interface. The user can choose between a USART or an LPUART interface.

The selection between USART and LPUART is performed by setting related solder bridges. Refer to the tables below to set the USART or LPUART connection to the VCP interface.

#### Table 10. USART1 connection

| Solder bridge configuration <sup>(1)</sup> | Feature                                                   |
|--------------------------------------------|-----------------------------------------------------------|
| SB32, SB34 ON<br>SB24 SB26 SB31 SB33 OFF   | USART1 (PA9/PA10) connected to STLINK-V3E VCP             |
| SB31, SB33 ON<br>SB25 SB27 SB32 SB34 OFF   | USART1 (PA9/PA10) connected to Zio, ARDUINO® Uno V3 D0/D1 |

1. The default configuration is in bold.

#### Table 11. LPUART1 connection

| Solder bridge configuration <sup>(1)</sup> | Feature                                                               |
|--------------------------------------------|-----------------------------------------------------------------------|
| SB25, SB27 ON<br>SB24 SB26 SB31 SB33 OFF   | LPUART1 (PG7/PG8) connected to Zio, ARDUINO <sup>®</sup> Uno V3 D0/D1 |
| SB24, SB26 ON<br>SB25 SB27 SB32 SB34 OFF   | LPUART1 (PG7/PG8) connected to STLINK-V3E VCP.                        |

1. The default configuration is in bold.

By default:

- Serial communication between the target MCU and ST-LINK MCU is enabled on USART1 because this interface supports the bootloader mode.
- Serial communication between target MCU, ARDUINO<sup>®</sup> Uno V3, and ST morpho connectors is enabled on LPUART1, not to interfere with the VCP interface.

PG7 and PG8 are also connected to the ST morpho connector CN12 pins 66 (SB72) and 67 (SB73). The two solder bridges can be removed in case of conflict between ARDUINO<sup>®</sup> Uno V3 and ST morpho for PG7 or PG8.

#### 6.10 Bootloader

The bootloader is located in the system memory, programmed by ST during production. It is used to reprogram the flash memory via USART, I<sup>2</sup>C, SPI, CAN FD, or USB FS in device mode through the device firmware upgrade (DFU). The bootloader is available on all devices. Refer to the application note *STM32 microcontroller system memory boot mode* (AN2606) for more details.

The Root secure services (RSS) are embedded in a flash area named the secure information block, programmed during ST production. For example, it enables secure firmware installation (SFI), thanks to the RSS extension firmware (RSSe SFI). This feature allows customers to protect the confidentiality of the firmware to be provisioned into the STM32 when production is subcontracted to an untrusted third-party. The Root secure services are available on all devices, after enabling the TrustZone<sup>®</sup> through the TZEN option bit.

The I/O PH3\_BOOT0 gives external hardware access to the bootloader.

By default, this pin is set to level LOW by a pull-down resistor, to boot on the internal flash memory. It is possible to put this GPIO to level HIGH to boot on the system flash memory (bootloader), by connecting a 2.54-mm pitch jumper between the ST morpho connector (CN11) PH3\_BOOT0 pin 7 and VDD pin 5.

As mentioned above, USART1 on PA9/PA10 is connected by default because this interface supports the bootloader mode.



# 6.11 USB Type-C<sup>®</sup> FS/HS

The STM32 Nucleo-144 board supports a USB interface. The USB connector (CN15) is a USB Type- $C^{\textcircled{R}}$  connector.

This USB interface can be full speed (FS) or high speed (HS) depending on the embedded STM32U5 series microcontroller.

The NUCLEO-U575ZI-Q board embeds a USB full-speed (FS) interface and the NUCLEO-U5A5ZJ-Q board embeds a USB high-speed (HS) interface.

The STM32 Nucleo-144 board supports USB Type-C<sup>®</sup> sink power mode only.

The USB power green LED (LD7) lights up when  $V_{BUS}$  is powered by a USB Host and the Nucleo-144 board works as a USB Device.

#### 6.11.1 USB FS/HS device

With a USB stack inside the STM32 and when a USB host connection to the USB Type-C<sup>®</sup> connector (CN15) of the STM32 Nucleo-144 is detected, the STM32 Nucleo-144 board can be a USB device. Depending on the powering capability of the USB host, the V<sub>BUS</sub> terminal (CN15) can power the board. In the board schematic diagrams, the corresponding power voltage line is called 5V\_UCPD. The STM32 Nucleo-144 board supports a 5 V USB voltage from 4.75 to 5.5 V. MCU VDD\_USB supports the 3V3 power source only. Section 6.4 provides information on how to use the powering options. The hardware configuration for the USB interface is shown in Table 12.

| I/O  | Solder bridge | Setting | Configuration <sup>(1)</sup>                                                                                                                                                                                                                   |
|------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | PA11 SB40     | OFF     | PA11 is used as the USB_FS_N diff pair interface. No more multiplexing.                                                                                                                                                                        |
| PA11 |               | ON      | <ul><li>PA11 can be used as a USB data interface and is also available on the ST morpho connector.</li><li>USB function is usable, but the track length to the expansion connector can impact performance due to impedance mismatch.</li></ul> |
|      | PA12 SB41     | OFF     | PA12 is used as a USB_FS_P diff pair interface. No other multiplexing.                                                                                                                                                                         |
| PA12 |               | ON      | <ul><li>PA12 can be used as a USB data interface and is also available on the ST morpho connector.</li><li>USB function is usable, but the track length to the expansion connector can impact performance due to impedance mismatch.</li></ul> |

#### Table 12. Hardware configuration for the USB interface

1. The default configuration is shown in bold.

#### 6.11.2 UCPD

The USB Type- $C^{\$}$  introduces the USB Power Delivery feature. The STM32 Nucleo-144 implementation for the USB Power Delivery supports the dead battery and the sink mode with 5 V and 0.5 A (2.5 W).

In addition to the I/O DP/DM directly connected to the USB Type-C<sup>®</sup> connector, five I/Os are also used for UCPD configuration: configuration channel (CCx), VBUS-SENSE, UCPD dead battery (DBn), and UCPD\_FAULT (FLT) feature.

To protect the STM32 Nucleo-144 from USB overvoltage, an STMicroelectronics Programmable Power Supply (PPS) compliant USB Type-C<sup>®</sup> port protection is used.

- Configuration Channel I/O: UCPD\_CCx: These signals are connected to the associated CCx line of the USB Type-C<sup>®</sup> connector through the USB port protection. These lines are used for the configuration channel lines (CCx) to select the USB Type-C<sup>®</sup> current mode. The STM32 Nucleo-144 supports only sink current mode.
- Dead battery I/O: UCPD\_DBn: This signal is connected to the associated DBn line of the USB port
  protection, which internally manages the dead battery resistors.



•

 $V_{BUS}$  fault detection: UCPD\_FLT: This signal is provided by the USB Type-C<sup>®</sup> port protection. It is used as a fault reporting to the MCU after a bad  $V_{BUS}$  level detection. By design, the STM32 Nucleo-144  $V_{BUS}$  protection is set to 6 V maximum. (R41 is set to 2K7 to select 6 V maximum).

For more details about UCPD with the USB Type-C<sup>®</sup> port protection for sink application, refer to the application note *USB Type-C Power Delivery using STM32 MCUs and MPUs* (AN5225) related to USB Type-C<sup>®</sup> power delivery using the STM32xx series.

Table 13 describes the hardware configuration for the UCPD feature.

| I/O  | Solder bridge | Setting | Configuration <sup>(1)</sup>                                                                                        |
|------|---------------|---------|---------------------------------------------------------------------------------------------------------------------|
|      | SB42          | OFF     | PA15 not connected to USB Type-C $^{\otimes}$ port protection and used as T_JTDI (optional configuration with SB39) |
| PA15 | 3042          | ON      | PA15 connected to USB Type-C $^{\textcircled{B}}$ port protection and NOT used as T_JTDI                            |
| PAIS | SB8           | OFF     | PA15 connected to USB Type-C $^{\textcircled{B}}$ port protection and used as UCPD_CC1                              |
|      | 500           | ON      | PA15 directly connected to USB Type-C $^{\otimes}$ connector. USB Type-C $^{\otimes}$ port protection is bypassed.  |
| PB15 | PB15 SB9      |         | PB15 connected to USB Type-C $^{\textcircled{B}}$ port protection and used as UCPD_CC2                              |
| PBID | 209 -         | ON      | PB15 directly connected to USB Type-C <sup>®</sup> connector. USB Type-C <sup>®</sup> port protection is bypassed.  |
| DC2  | 000           | ON      | PC2 used as VBUS_SENSE                                                                                              |
| PC2  | SB6           | OFF     | PC2 NOT used for UCPD. It can be used on the Zio connector (SB53)                                                   |
|      | SB46          | ON      | IO UCPD_DBn connected to USB Type-C $^{\textcircled{8}}$ port protection and used as a dead battery feature         |
| PB5  | 3640          | OFF     | PB5 not used for UCPD_DBn can be used as SAI or SPI on Zio connector                                                |
| FBJ  | JP8           | ON      | UCPD_DBCC1 connected to GND (only for internal UCPD debug purpose)                                                  |
|      | JF0 -         | OFF     | UCPD_DBCC1 not connected to GND, can be used for Zio connector                                                      |
|      | SB45          | ON      | IO UCPD_FLT connected to USB Type-C <sup>®</sup> port protection and used as overvoltage fault reporting to MCU     |
| PB14 | 5645          | OFF     | PB14 not used for UCPD_FLT can be used on the ST morpho connector                                                   |
| FD14 | JP7           | ON      | UCPD_DBCC2 connected to GND (only for internal UCPD debug purpose)                                                  |
|      | JF7           | OFF     | UCPD_DBCC2 not connected to GND, can be used for the ST morpho connector                                            |

#### Table 13. Hardware configuration for the UCPD feature

1. The default configuration is shown in bold.



# 6.11.3 USB Type-C<sup>®</sup> connector

Figure 14 shows the pinout of the USB Type-C<sup>®</sup> connector CN15.

| A1  | A2   | A3   | A4   | A5   | A6 | A7 | A8   | A9   | A10  | A11  | A12 |
|-----|------|------|------|------|----|----|------|------|------|------|-----|
| GND | TX1+ | TX1- | VBUS | CC1  | D+ | D- | SBU1 | VBUS | RX2- | RX2+ | GND |
| GND | RX1+ | RX1- | VBUS | SBU2 | D- | D+ | CC2  | VBUS | TX2- | TX2+ | GND |
| B12 | B11  | B10  | В9   | B8   | В7 | B6 | B5   | B4   | В3   | B2   | B1  |

#### Figure 14. USB Type-C<sup>®</sup> connector (CN15) pinout

Table 14 describes the pinout of the USB Type-C<sup>®</sup> connector (CN15).

# Table 14. USB Type-C<sup>®</sup> connector (CN15) pinout

| STM32 pin | Signal name         | Pin name | Pin | Pin | Pin name | Signal name         | STM32 pin |
|-----------|---------------------|----------|-----|-----|----------|---------------------|-----------|
| -         | GND                 | GND      | A1  | B12 | GND      | GND                 | -         |
| -         | -                   | TX1+     | A2  | B11 | RX1+     | -                   | -         |
| -         | -                   | TX1-     | A3  | B10 | RX1-     | -                   | -         |
| -         | VBUS_C/<br>5V_USB_C | VBUS     | A4  | B9  | VBUS     | VBUS_C/<br>5V_USB_C | -         |
| PA15      | UCPD_CC1            | CC1      | A5  | B8  | SBU2     | -                   | -         |
| PA12      | USB_FS_P            | D+       | A6  | B7  | D-       | USB_FS_N            | PA11      |
| PA11      | USB_FS_N            | D-       | A7  | B6  | D+       | USB_FS_P            | PA12      |
| -         | -                   | SBU1     | A8  | B5  | CC2      | UCPD_CC2            | PB15      |
| -         | VBUS_C/<br>5V_USB_C | VBUS     | A9  | B4  | VBUS     | VBUS_C/<br>5V_USB_C | -         |
| -         | -                   | RX2-     | A10 | B3  | TX2-     | -                   | -         |
| -         | -                   | RX2+     | A11 | B2  | TX2+     | -                   | -         |
| -         | GND                 | GND      | A12 | B1  | GND      | GND                 | -         |



# 7 Extension connectors

Six extension connectors are implemented on the STM32U5 Nucleo-144 board:

- Zio connectors (CN7, CN8, CN9, and CN10) supporting ARDUINO<sup>®</sup> Uno V3
- ST morpho connectors (CN11 and CN12)

# 7.1 Zio connectors supporting ARDUINO<sup>®</sup> Uno V3

The Zio connectors (CN7, CN8, CN9, and CN10) are female connectors supporting the ARDUINO<sup>®</sup> Uno V3 standard. Most shields designed for ARDUINO<sup>®</sup> can fit the Nucleo board.

Caution: Most of the STM32 microcontroller I/Os are 5 V-tolerant, but few of them are only 3V3-compatible, while ARDUINO<sup>®</sup> Uno V3 is 5 V-compatible. Refer to the STM32U5 series data brief and STM32U5xx product datasheets for their I/O structure.



The related pinout for the ARDUINO<sup>®</sup> connector is listed in Table 15, Table 16, Table 17, and Table 18.

| MCU<br>function | STM32<br>pin | Signal name             | Pin name                  | Pin | Pin | Pin name | Signal name                            | STM32<br>pin | MCU<br>function   |
|-----------------|--------------|-------------------------|---------------------------|-----|-----|----------|----------------------------------------|--------------|-------------------|
| SAI2_A          | PC6          | SAI_C_MCLK              | D16                       | 1   | 2   | D15      | I2C_A_SCL                              | PB8          | I2C1              |
| SAI2_A          | PD11         | SAI_C_SD                | D17                       | 3   | 4   | D14      | I2C_A_SDA                              | PB9          | I2C1              |
| SAI2_A          | PB13         | SAI_C_SCK               | D18                       | 5   | 6   | VREFP    | -                                      | -            | -                 |
| SAI2_A          | PD12         | SAI_C_FS                | D19                       | 7   | 8   | GND      | -                                      | -            | -                 |
| SAI1_B/<br>SPI3 | PA4          | SAI_D_FS                | D20 <sup>(7)</sup>        | 9   | 10  | D13      | SPI_A_SCK                              | PA5          | SPI1              |
| SAI1_B/<br>SPI3 | PB4          | SAI_D_MCLK              | D21 <sup>(7)(8)</sup>     | 11  | 12  | D12      | SPI_A_MISO                             | PA6          | SPI1              |
| SAI1_B/<br>SPI3 | PB5          | SAI_D_SD/<br>SPI_B_MOSI | D22 (5)(7)(8)             | 13  | 14  | D11      | SPI_A_MOSI/<br>TIM_E_PWM1              | PA7          | SPI1              |
| SAI1_B/<br>SPI3 | PB3          | SAI_D_SCK/<br>SPI_B_SCK | D23 <sup>(6)</sup> (7)(8) | 15  | 16  | D10      | SPI_A_CS/<br>TIM_B_PWM3 <sup>(1)</sup> | PD14         | SPI1/<br>TIM4_CH3 |
| SAI1/SPI3       | PA4          | SPI_B_NSS               | D24 <sup>(8)</sup>        | 17  | 18  | D9       | TIM_B_PWM2                             | PD15         | TIM4_CH4          |
| SAI1/SPI3       | PB4          | SPI_B_MISO              | D25 <sup>(8)</sup>        | 19  | 20  | D8       | IO                                     | PF12         | -                 |

Table 15. ARDUINO<sup>®</sup>-included Zio connector (CN7) pinout

1. Due to multiplexing constraints, the SPI\_NSS is not available as an alternate on this I/O, so an I/O function affects this pin to do the chip selection.

A solder bridge (SB20) is used to disconnect the VREFP to the ARDUINO<sup>®</sup> connector CN7 pin 6.

- SB20 OFF: VREFP is not connected to the ARDUINO<sup>®</sup> connector CN7 pin 6 (default configuration).
- SB20 ON: VREFP is connected to the ARDUINO<sup>®</sup> connector CN7 pin 6.

| MCU<br>function | STM32<br>pin | Signal name | Pin name | Pin | Pin | Pin name | Signal name | STM32<br>pin | MCU<br>function |
|-----------------|--------------|-------------|----------|-----|-----|----------|-------------|--------------|-----------------|
| RES             | -            | NC          | NC       | 1   | 2   | D43      | SDMMC_D0    | PC8          | SDMMC1          |
| IO REF          | -            | IOREF       | IOREF    | 3   | 4   | D44      | SDMMC_D1    | PC9          | SDMMC1          |
| RESET           | NRST         | NRST        | NRST     | 5   | 6   | D45      | SDMMC_D2    | PC10         | SDMMC1          |
| 3V3 I/O         | -            | 3V3         | 3V3      | 7   | 8   | D46      | SDMMC_D3    | PC11         | SDMMC1          |
| 5V output       | -            | 5V          | 5V       | 9   | 10  | D47      | SDMMC_CK    | PC12         | SDMMC1          |
| GND             | -            | GND         | GND      | 11  | 12  | D48      | SDMMC_CMD   | PD2          | SDMMC1          |
| GND             | -            | GND         | GND      | 13  | 14  | D49      | IO          | PF3          | -               |
| VIN             | -            | VIN         | VIN      | 15  | 16  | D50      | IO          | PF5          | -               |

#### Table 16. ARDUINO<sup>®</sup>-included Zio connector (CN8) pinout

| MCU<br>function | STM32<br>pin | Signal name | Pin name          | Pin | Pin | Pin name           | Signal name  | STM32<br>pin | MCU<br>function |
|-----------------|--------------|-------------|-------------------|-----|-----|--------------------|--------------|--------------|-----------------|
| ADC1_IN8        | PA3          | ADC         | A0                | 1   | 2   | D51                | USART_B_SCLK | PD7          | USART2          |
| ADC1_IN7        | PA2          | ADC         | A1 <sup>(3)</sup> | 3   | 4   | D52                | USART_B_RX   | PD6          | USART2          |
| ADC1_IN4        | PC3          | ADC         | A2                | 5   | 6   | D53                | USART_B_TX   | PD5          | USART2          |
| ADC1_IN15       | PB0          | ADC         | A3 <sup>(3)</sup> | 7   | 8   | D54                | USART_B_RTS  | PD4          | USART2          |
| ADC1_IN2        | PC1          | ADC         | A4                | 9   | 10  | D55                | USART_B_CTS  | PD3          | USART2          |
| ADC1_IN1        | PC0          | ADC         | A5                | 11  | 12  | GND                | -            | -            | -               |
| COMP1           | PB2          | COMP1_INP   | D72               | 13  | 14  | D56                | SAI_A_MCLK   | PE2          | SAI1_A          |
| COMP2           | PB6          | COMP2_INP   | D71               | 15  | 16  | D57                | SAI_A_FS     | PE4          | SAI1_A          |
| I2C2            | PF2          | I2C_B_SMBA  | D70               | 17  | 18  | D58                | SAI_A_SCK    | PE5          | SAI1_A          |
| I2C2            | PF1          | I2C_B_SCL   | D69               | 19  | 20  | D59                | SAI_A_SD     | PE6          | SAI1_A          |
| I2C2            | PF0          | I2C_B_SDA   | D68               | 21  | 22  | D60 <sup>(7)</sup> | SAI_B_SD     | PE3          | SAI1_B          |
| -               | -            | -           | GND               | 23  | 24  | D61 <sup>(7)</sup> | SAI_B_SCK    | PF8          | SAI1_B          |
| CAN1            | PD0          | CAN_RX      | D67               | 25  | 26  | D62 <sup>(7)</sup> | SAI_B_MCLK   | PF7          | SAI1_B          |
| CAN1            | PD1          | CAN_TX      | D66               | 27  | 28  | D63 <sup>(7)</sup> | SAI_B_FS     | PF9          | SAI1_B          |
| -               | PG0          | Ю           | D65               | 29  | 30  | D64                | IO           | PG1          | -               |

Table 17. ARDUINO<sup>®</sup>-included Zio connector (CN9) pinout

#### Table 18. ARDUINO<sup>®</sup>-included Zio connector (CN10) pinout

| MCU<br>function | STM32<br>pin | Signal name | Pin<br>name        | Pin | Pin | Pin<br>name        | Signal name | STM32<br>pin       | MCU<br>function |
|-----------------|--------------|-------------|--------------------|-----|-----|--------------------|-------------|--------------------|-----------------|
| AVDD            | -            | -           | AVDD               | 1   | 2   | D7                 | Ю           | PF13               | IO              |
| AGND            | -            | -           | AGND               | 3   | 4   | D6                 | TIM_A_PWM1  | PE9                | TIM1_CH1        |
| GND             | -            | -           | GND                | 5   | 6   | D5                 | TIM_A_PWM2  | PE11               | TIM1_CH2        |
| ADC1_IN16       | PB1          | ADC_A_IN    | A6                 | 7   | 8   | D4                 | Ю           | PF14               | IO              |
| ADC1_IN3        | PC2          | ADC_B_IN    | A7                 | 9   | 10  | D3                 | TIM_A_PWM3  | PE13               | TIM1_CH3        |
| ADC1_IN6        | PA1          | ADC_C_IN    | A8                 | 11  | 12  | D2                 | Ю           | PF15               | IO              |
| OCTOSPI1        | PA2          | OCTOSPI_CS  | D26 <sup>(3)</sup> | 13  | 14  | D1 <sup>(1)</sup>  | USART_A_TX  | PG7 <sup>(2)</sup> | LPUART1         |
| OCTOSPI1        | PB10         | OCTOSPI_CLK | D27 <sup>(4)</sup> | 15  | 16  | D0 <sup>(1)</sup>  | USART_A_RX  | PG8 <sup>(2)</sup> | LPUART1         |
| -               | -            | -           | GND                | 17  | 18  | D42                | TIM_A_PWM1N | PE8                | TIM1_CH1N       |
| OCTOSPI1        | PE15         | OCTOSPI_IO3 | D28 <sup>(4)</sup> | 19  | 20  | D41                | TIM_A_ETR   | PE7                | TIM1_ETR        |
| OCTOSPI1        | PB0          | OCTOSPI_IO1 | D29 <sup>(3)</sup> | 21  | 22  | GND                | -           | -                  | -               |
| OCTOSPI1        | PE12         | OCTOSPI_IO0 | D30 <sup>(4)</sup> | 23  | 24  | D40                | TIM_A_PWM2N | PE10               | TIM1_CH2N       |
| OCTOSPI1        | PE14         | OCTOSPI_IO2 | D31 <sup>(4)</sup> | 25  | 26  | D39 <sup>(4)</sup> | TIM_A_PWM3N | PE12               | TIM1_CH3N       |
| -               | -            | -           | GND                | 27  | 28  | D38 <sup>(4)</sup> | TIM_A_BKIN2 | PE14               | TIM1_BKIN2      |
| TIM2_CH1        | PA0          | TIM_C_PWM1  | D32                | 29  | 30  | D37 <sup>(4)</sup> | TIM_A_BKIN1 | PE15               | TIM1_BKIN       |
| TIM1_CH1        | PA8          | TIM_D_PWM1  | D33                | 31  | 32  | D36 <sup>(4)</sup> | TIM_C_PWM2  | PB10               | TIM2_CH3        |
| TIM4_ETR        | PE0          | TIM_B_ETR   | D34                | 33  | 34  | D35                | TIM_C_PWM3  | PB11               | TIM2_CH4        |

1. The default configuration for the D0/D1 signal is LPUART1 on PG7 and PG8, USART1 on PA9 and PA10 is connected by default on STLINK-V3E.



- 2. PG2 to PG15 can have a different I/O level from other I/Os because supplied by VDDIO.
- 3. I/O shared between ADC and OCTOSPI (exclusive)
- 4. I/O shared between OCTOSPI and motor control (exclusive)
- 5. I/O shared between SAI\_D, SPI\_B, and UCPD function (exclusive)
- 6. I/Os are shared between SAI and JTAG SWO (exclusive).
- 7. SAI\_D and SAI\_B groups are on the same SAI instance (exclusive).
- 8. The SAI\_D group is shared with the SPI\_B group (exclusive).

Note: The OCTOSPI interface is used in quad-mode communication without DQS to support Quad-SPI memories.



# 7.2 ST morpho headers (CN11 and CN12)

The ST morpho consists of CN11 and CN12 male pin header footprints (not soldered by default). They can be used to connect the STM32 Nucleo-144 board to an extension board or a prototype/wrapping board placed on top of the STM32 Nucleo-144 board. All signals and power pins of the STM32 are available on the ST morpho connector. An oscilloscope, a logic analyzer, or a voltmeter can also probe this connector.



#### Figure 16. ST morpho connector

Table 19 shows the pin assignments for the STM32 on the ST morpho connector.

| C          | N11 odd pins             | CN11 ev    | ven pins            | CN12 o     | CN12 odd pins CN1    |            |                        |
|------------|--------------------------|------------|---------------------|------------|----------------------|------------|------------------------|
| Pin number | Pin name                 | Pin number | Pin name            | Pin number | Pin name             | Pin number | Pin name               |
| 1          | PC10                     | 2          | PC11                | 1          | PC9                  | 2          | PC8                    |
| 3          | PC12                     | 4          | PD2                 | 3          | PB8                  | 4          | PC6                    |
| 5          | VDD                      | 6          | 5V_EXT              | 5          | PB9                  | 6          | NC                     |
| 7          | PH3_BOOT0 <sup>(1)</sup> | 8          | GND                 | 7          | VREFP <sup>(2)</sup> | 8          | 5V_STLK <sup>(3)</sup> |
| 9          | PF6                      | 10         | NC                  | 9          | GND                  | 10         | PD8                    |
| 11         | PF7                      | 12         | IOREF               | 11         | PA5                  | 12         | PA12                   |
| 13         | PA13 <sup>(4)</sup>      | 14         | NRST                | 13         | PA6                  | 14         | PA11                   |
| 15         | PA14 <sup>(4)</sup>      | 16         | 3V3                 | 15         | PA7                  | 16         | NC                     |
| 17         | PA15                     | 18         | 5V                  | 17         | PB6                  | 18         | PB11                   |
| 19         | GND                      | 20         | GND                 | 19         | PC7                  | 20         | GND                    |
| 21         | PB7                      | 22         | GND                 | 21         | PA9                  | 22         | PB2                    |
| 23         | PC13                     | 24         | VIN                 | 23         | PA8                  | 24         | PB1                    |
| 25         | PC14                     | 26         | NC                  | 25         | PB10                 | 26         | PB15                   |
| 27         | PC15                     | 28         | PA0                 | 27         | PB4                  | 28         | PB14                   |
| 29         | PH0                      | 30         | PA1                 | 29         | PB5                  | 30         | PB13                   |
| 31         | PH1                      | 32         | PA4                 | 31         | PB3                  | 32         | AGND                   |
| 33         | VBAT                     | 34         | PB0                 | 33         | PA10                 | 34         | NC                     |
| 35         | PC2                      | 36         | PC1                 | 35         | PA2                  | 36         | PF5                    |
| 37         | PC3                      | 38         | PC0                 | 37         | PA3                  | 38         | PF4                    |
| 39         | PD4                      | 40         | PD3                 | 39         | GND                  | 40         | PE8                    |
| 41         | PD5                      | 42         | PG2 <sup>(5)</sup>  | 41         | PD13                 | 42         | PF10                   |
| 43         | PD6                      | 44         | PG3 <sup>(5)</sup>  | 43         | PD12                 | 44         | PE7                    |
| 45         | PD7                      | 46         | PE2                 | 45         | PD11                 | 46         | PD14                   |
| 47         | PE3                      | 48         | PE4                 | 47         | PE10                 | 48         | PD15                   |
| 49         | GND                      | 50         | PE5                 | 49         | PE12                 | 50         | PF14                   |
| 51         | PF1                      | 52         | PF2                 | 51         | PE14                 | 52         | PE9                    |
| 53         | PF0                      | 54         | PF8                 | 53         | PE15                 | 54         | GND                    |
| 55         | PD1                      | 56         | PF9                 | 55         | PE13                 | 56         | PE11                   |
| 57         | PD0                      | 58         | PG1                 | 57         | PF13                 | 58         | PF3                    |
| 59         | PG0                      | 60         | GND                 | 59         | PF12                 | 60         | PF15                   |
| 61         | PE1                      | 62         | PE6                 | 61         | PG14 <sup>(5)</sup>  | 62         | PF11                   |
| 63         | PG9 <sup>(5)</sup>       | 64         | PG15 <sup>(5)</sup> | 63         | GND                  | 64         | PE0                    |
| 65         | PG12 <sup>(5)</sup>      | 66         | PG10 <sup>(5)</sup> | 65         | PD10                 | 66         | PG8 <sup>(5)</sup>     |
| 67         | NC                       | 68         | PG13 <sup>(5)</sup> | 67         | PG7 <sup>(5)</sup>   | 68         | PG5 <sup>(5)</sup>     |
| 69         | PD9                      | 70         | NC                  | 69         | PG4 <sup>(5)</sup>   | 70         | PG6 <sup>(5)</sup>     |

#### Table 19. ST morpho connector pin assignment

1. The default state of BOOT0 is 0. It can be set to 1 when a jumper is plugged into pins 5-7 of CN11.

2.  $V_{REFP}$  is not connected to CN12 by default (SB20 OFF).

3. 5V\_STLK is the 5V power signal, coming from the STLINK-V3E USB connector. It rises before the 5V signal of the board.

4. PA13 and PA14 are shared with SWD signals connected to STLINK-V3E.

5. PG2 to PG15 can be set to different I/O levels, thanks to the SB selecting the source for VDDIO2.



7.3

### Solder bridge configuration for the expansion connector

Table 20 details the solder bridges of the STM32U5 Nucleo-144 board for the expansion connector.

| Definition                   | Bridge       | Setting <sup>(1)</sup> | Comment                                                                                                      |
|------------------------------|--------------|------------------------|--------------------------------------------------------------------------------------------------------------|
|                              | SB16         | OFF                    | IOREF is not connected to the 1V8 power supply.                                                              |
|                              | 5010         | ON                     | IOREF is connected to the 1V8 power supply.                                                                  |
|                              | 0047         | OFF                    | IOREF is not connected to the VDD power supply.                                                              |
| IOREF selection              | SB17         | ON                     | IOREF is connected to the VDD power supply.                                                                  |
|                              | SB18         | OFF                    | IOREF is not connected to the 3V3 power supply.                                                              |
|                              | 3010         | ON                     | IOREF is connected to the 3V3 power supply.                                                                  |
|                              | SB19         | OFF                    | PC8 is not connected to ST morpho CN12 pin 2 to avoid stub on Zio CN8 SDMMC_D0.                              |
| SDMMC IO                     | 2019         | ON                     | PC8 is connected to ST morpho CN12 pin 2 and Zio CN8 pin 2: SDMMC_D0 signal quality can be impacted.         |
| PC8/PC9                      | SB22         | OFF                    | PC9 is not connected to ST morpho CN12 pin 1 to avoid stub on Zio CN8 SDMMC_D1.                              |
|                              | 0022         | ON                     | PC9 is connected to ST morpho CN12 pin 1 and Zio CN8 pin<br>4. SDMMC_D1 signal quality can be impacted.      |
|                              | SD63         | OFF                    | PB0 is not used as OCTOSPI_IO1.                                                                              |
|                              | SB63         | ON                     | PB0 is used as OCTOSPI_IO1.                                                                                  |
| ADC-A3/<br>OCTOSPI IO1       | SB64         | OFF                    | PB0 is not connected to ARDUINO® A3                                                                          |
| PB0                          |              | ON                     | PB0 is connected to ARDUINO <sup>®</sup> A3.                                                                 |
|                              | SB65         | OFF                    | PB0 is not connected to ST morpho pin 34.                                                                    |
|                              |              | ON                     | PB0 is connected to ST morpho pin 34.                                                                        |
|                              | ODEC         | OFF                    | PA2 is not connected to Zio OCTOSPI_CS.                                                                      |
| ADC-A1/OCTOSPI_CS            | SB56         | ON                     | PA2 is connected to Zio OCTOSPI_CS.                                                                          |
| PA2                          |              | OFF                    | PA2 is not connected to ARDUINO <sup>®</sup> A1.                                                             |
|                              | SB57         | ON                     | PA2 is connected to ARDUINO <sup>®</sup> A1.                                                                 |
| ADC-A7/<br>VBUS_SENSE        | SB53         | OFF                    | PC2 is not connected to ADC_A7 on the Zio connector and is used as USB Type-C <sup>®</sup> VBUS_SENSE (SB6). |
| PC2                          |              | ON                     | PC2 is connected to ADC_A7 on the Zio connector.                                                             |
|                              |              | OFF                    | PA4 is not connected to Zio CN7 pin 9 for the SAI_D interface.                                               |
|                              | SB35         | ON                     | PA4 is connected to Zio CN7 pin 9 for the SAI_D interface.                                                   |
| -                            | 0.500        | OFF                    | PA4 is not connected to Zio CN7 pin 17 for the SPI_B interface.                                              |
|                              | SB38         | ON                     | PA4 is connected to Zio CN7 pin 17 for the SPI_B interface.                                                  |
| -                            | 0000         | OFF                    | PB4 is not connected to Zio (CN7) for the SAI_D interface.                                                   |
| Zio SAI_D/SPI_B<br>interface | SB36         | ON                     | PB4 is connected to Zio (CN7) for the SAI_D interface.                                                       |
|                              | CD 42        | OFF                    | PB4 is not connected to Zio (CN7) for the SPI_B interface.                                                   |
|                              | SB43         | ON                     | PB4 is connected to Zio (CN7) for the SPI_B interface.                                                       |
| -                            | <b>CD</b> 27 | OFF                    | PB5 is not connected to Zio (CN7) for the SPI_B interface:<br>Reserved for UCPD_DBCC1.                       |
|                              | SB37         | ON                     | PB5 is connected to Zio (CN7) for the SPI_B interface, shared with UCPD_DBn and UCPB_DBCC1.                  |

#### Table 20. Solder bridge configuration

| Definition                    | Bridge | Setting <sup>(1)</sup> | Comment                                                                            |
|-------------------------------|--------|------------------------|------------------------------------------------------------------------------------|
|                               | SB61   | OFF                    | PB10 is not used as OCTOSPI_CLK.                                                   |
| OCTOSPI_CLK/<br>TIMER C PWM2  | 2B01   | ON                     | PB10 is used as OCTOSPI_CLK.                                                       |
| PB10                          | SB62   | OFF                    | PB10 is not used as a TIMER for motor control.                                     |
|                               | 3002   | ON                     | PB10 is used as a TIMER for motor control.                                         |
| TIMER_C_PWM1/<br>User button  | SB60   | OFF                    | PA0 is not used as a TIMER for motor control, reserved for the user button.        |
| PA0                           | 5800   | ON                     | PA0 can be used as a TIMER for motor control, but cannot be used as a user button. |
|                               | SB66   | OFF                    | PE15 is not used as OCTOSPI_IO3.                                                   |
| OCTOSPI_IO3/<br>TIMER A BKIN1 | 3800   | ON                     | PE15 is used as OCTOSPI_IO3.                                                       |
| PE15                          | SB67   | OFF                    | PE15 is not used as a TIMER for motor control.                                     |
|                               |        | ON                     | PE15 is used as a TIMER for motor control.                                         |
|                               | 0.500  | OFF                    | PE12 is not used as OCTOSPI_IO0.                                                   |
| OCTOSPI_IO0/<br>TIMER A PWM3N | SB68   | ON                     | PE12 is used as OCTOSPI_IO0.                                                       |
| PE12                          | SB69   | OFF                    | PE12 is not used as a TIMER for motor control.                                     |
|                               | 3009   | ON                     | PE12 is used as a TIMER for motor control.                                         |
|                               | SB70   | OFF                    | PE14 is not used as OCTOSPI_IO2.                                                   |
| OCTOSPI_IO2/<br>TIMER_A_BKIN2 | SB10   | ON                     | PE14 is used as OCTOSPI_IO2.                                                       |
| PE14                          | SB71   | OFF                    | PE14 is not used as a TIMER for motor control.                                     |
|                               | 3071   | ON                     | PE14 is used as a TIMER for motor control.                                         |

1. The default configuration is in bold.

Note:

The OCTOSPI interface is used in quad-mode communication without DQS to support Quad-SPI memories.



## 8 NUCLEO-U575ZI-Q and NUCLEO-U5A5ZJ-Q product information

#### 8.1 Product marking

The stickers located on the top or bottom side of all PCBs provide product information:

First sticker: product order code and product identification, generally placed on the main board featuring the target device.

Example: Product order code

Product identification

Second sticker: board reference with revision and serial number, available on each PCB. Example:

| MBxxxx-Variant-yzz |  |
|--------------------|--|
| syywwxxxxx         |  |

On the first sticker, the first line provides the product order code, and the second line the product identification. On the second sticker, the first line has the following format: *"MBxxxx-Variant-yzz"*, where *"MBxxxx"* is the board reference, *"Variant"* (optional) identifies the mounting variant when several exist, *"y"* is the PCB revision, and *"zz"* is the assembly revision, for example B01. The second line shows the board serial number used for traceability.

Parts marked as "*ES*" or "*E*" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

"ES" or "E" marking examples of location:

- On the targeted STM32 that is soldered on the board (for an illustration of STM32 marking, refer to the STM32 datasheet *Package information* paragraph at the *www.st.com* website).
- Next to the evaluation tool ordering part number that is stuck, or silk-screen printed on the board.

Some boards feature a specific STM32 device version, which allows the operation of any bundled commercial stack/library available. This STM32 device shows a "U" marking option at the end of the standard part number and is not available for sales.

To use the same commercial stack in their applications, the developers might need to purchase a part number specific to this stack/library. The price of those part numbers includes the stack/library royalties.



## 8.2 NUCLEO-U575ZI-Q and NUCLEO-U5A5ZJ-Q product history

#### Table 21. Product history

| Order<br>code   | Product identification | Product details                                                                                                                    | Product change description                                                                                                                                                                                                                          | Product limitations                                                                                                                                                                                                                                                                                                                                                                        |  |
|-----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NUCLEO-U575ZI-Q | NUU575ZIQ\$AT1         | MCU:<br>• STM32U575ZIT6Q silicon<br>revision "X"<br>MCU errata sheet:<br>• STM32U575xx and<br>STM32585xx device<br>errata (ES0499) | Initial revision for Nucleo-144<br>embedded STM32U575ZIT6Q MCU<br>with a USB full-speed interface                                                                                                                                                   | Bootloader communication interfaces<br>are not available if TZEN=1.<br>When TrustZone <sup>®</sup> is enabled and<br>boot from system memory is selected<br>(BOOT0 = 1) to use the bootloader,<br>the ST-embedded bootloader is<br>blocked, thus making all the<br>bootloader interfaces no longer<br>usable (USB-DFU, USART, SPI, I <sup>2</sup> C,<br>and CAN FD). As a consequence, the |  |
|                 |                        | Board:<br>• MB1549-U575ZIQ-C02<br>(main board)                                                                                     |                                                                                                                                                                                                                                                     | SFI (secure firmware install) using the<br>bootloader communication interfaces<br>does not work, and the option bytes<br>cannot be changed using the<br>bootloader interface. SFI and option<br>bytes change using the JTAG/SWD<br>interface remains functional.                                                                                                                           |  |
|                 | NUU575ZIQ\$AT2         | MCU:<br>• STM32U575ZIT6Q silicon<br>revision "X"<br>MCU errata sheet:<br>• STM32U575xx and<br>STM32585xx device                    | <ul> <li>The bootloader revision<br/>embedded on this<br/>STM32U575ZIT6Q integrates<br/>the correction for the<br/>bootloader communication<br/>interfaces when TZEN=1.</li> <li>Packaging: plastic blister<br/>replaced by a carton box</li> </ul> | No limitation                                                                                                                                                                                                                                                                                                                                                                              |  |
|                 |                        | errata (ES0499)<br>Board:<br>• MB1549-U575ZIQ-C03<br>(main board)                                                                  |                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                 | NUU575ZIQ\$AT3         | MCU:<br>• STM32U575ZIT6Q silicon<br>revision "V"<br>MCU errata sheet:<br>• STM32U575xx and<br>STM32585xx device<br>errata (ES0499) | <ul> <li>Main board revision changed</li> <li>MCU silicon revision updated</li> </ul>                                                                                                                                                               | No limitation                                                                                                                                                                                                                                                                                                                                                                              |  |
|                 |                        | Board:<br>• MB1549-U575ZIQ-C05<br>(main board)<br>MCU:                                                                             |                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                            |  |
| NUCLEO-U5A5ZJ-Q |                        | STM32U5A5ZJT6Q<br>silicon revision "C"      MCU errata sheet:     STM32U575xx and                                                  | Initial revision for Nucleo-144 embeds                                                                                                                                                                                                              | The STM32U5A5ZJT6Q silicon<br>revision "C" embedded in the<br>NUCLEO-U5A5ZJ-Q with the                                                                                                                                                                                                                                                                                                     |  |
|                 | NUU5A5ZJQ\$AT1         | Board:<br>MB1549-U5A5ZIQ-C04<br>(main board)                                                                                       | the STM32U5A5ZJT6Q MCU with USB high-speed interface.                                                                                                                                                                                               | NUU5A5ZJQ\$AT1 product<br>identification does not support the<br>SFI.                                                                                                                                                                                                                                                                                                                      |  |
|                 | NUU5A5ZJQ\$AT2         | MCU:<br>• STM32U5A5ZJT6Q<br>silicon revision "X"                                                                                   | MCU silicon revision changed to support the SFI.                                                                                                                                                                                                    | No limitation                                                                                                                                                                                                                                                                                                                                                                              |  |



# **UM2861**

NUCLEO-U575ZI-Q and NUCLEO-U5A5ZJ-Q product information

| Order<br>code                      | Product identification | Product details                                                                | Product change description      | Product limitations |
|------------------------------------|------------------------|--------------------------------------------------------------------------------|---------------------------------|---------------------|
| NUCLEO-U5A52J-Q<br>NUCLEO-U5A52J-Q | NUU5A5ZJQ\$AT2         | MCU errata sheet:<br>• STM32U575xx and<br>STM32585xx device<br>errata (ES0499) | MCU silicon revision changed to | No limitation       |
|                                    | NUU5A5ZJQ\$AT2         | Board:<br>• MB1549-U5A5ZIQ-C04<br>(main board)                                 | support the SFI.                |                     |

#### **Board revision history** 8.3

#### Table 22. Board revision history

| Board reference        | Board variant and revision | Board change description                                                                                                                                                                                                                                                                                    | Board limitations                                                                                                                 |
|------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
|                        | U575ZIQ-C02                | Initial revision                                                                                                                                                                                                                                                                                            | SWDIO: Because of the level shifter<br>to support 1V8 MCU debugging, it is<br>recommended to set the SWDIO<br>frequency to 8 MHz. |
|                        | U575ZIQ-C03                | <ul> <li>BOM improvement:</li> <li>Update C57 and C58<br/>capacitors from 4.7 to 1.8 pF<br/>for 32 KHz CLOAD adaptation</li> <li>Include STM32U575ZIT6Q with<br/>new embedded RSS</li> </ul>                                                                                                                | SWDIO: Because of the level shifter<br>to support 1V8 MCU debugging, it is<br>recommended to set the SWDIO<br>frequency to 8 MHz. |
| MB1549<br>(main board) | U5A5ZIQ-C04                | <ul> <li>BOM improvement:</li> <li>Update C57 and C58<br/>capacitors from 1.8 to 6.8 pF<br/>32 KHz CLOAD link to STM32<br/>32 KHz update</li> <li>Update the user button<br/>management with debounce<br/>software (removed C84, R38)<br/>and update R39 to 0 Ω</li> </ul>                                  | SWDIO: Because of the level shifter<br>to support 1V8 MCU debugging, it is<br>recommended to set the SWDIO<br>frequency to 8 MHz. |
|                        | U575ZIQ-C05                | <ul> <li>BOM improvement:</li> <li>Several part references<br/>updated due to obsolescence<br/>(such as LEDs or others, refer<br/>to the bill of materials for<br/>details)</li> <li>User button management<br/>updated with debounce<br/>software (added C84, R38) and<br/>R39 updated to 330 Ω</li> </ul> | SWDIO: Because of the level shifter<br>to support 1V8 MCU debugging, it is<br>recommended to set the SWDIO<br>frequency to 8 MHz. |



# 9 Federal Communications Commission (FCC) and ISED Canada Compliance Statements

#### 9.1 FCC Compliance Statement

#### Part 15.19

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

#### Part 15.21

Any changes or modifications to this equipment not expressly approved by STMicroelectronics may cause harmful interference and void the user's authority to operate this equipment.

#### Part 15.105

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instruction, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception which can be determined by turning the equipment off and on, the user is encouraged to try to correct interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

#### Note: Use only shielded cables.

#### Responsible party (in the USA)

Francesco Doddo STMicroelectronics, Inc. 200 Summit Drive | Suite 405 | Burlington, MA 01803 USA Telephone: +1 781-472-9634

#### 9.2 ISED Compliance Statement

ISED Canada ICES-003 Compliance Label: CAN ICES-3 (B) / NMB-3 (B). Étiquette de conformité à la NMB-003 d'ISDE Canada: CAN ICES-3 (B) / NMB-3 (B).

## **Revision history**

#### Table 23. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                           |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24-Jun-2021 | 1        | Initial release.                                                                                                                                                                                                  |
| 13-Sep-2021 | 2        | Added <i>Product limitation</i> to the <i>NUU575ZIQ\$AT1 product identification</i> and <i>NUU575ZIQ\$AT2 product identification</i> solving this limitation.                                                     |
| 13-Apr-2022 | 3        | Added Board MB1549-C03.                                                                                                                                                                                           |
| 13-Api-2022 | 5        | Updated Table 18 and Table 20 for the OCTOSPI interface.                                                                                                                                                          |
|             |          | Added NUCLEO-U5A5ZJ-Q new product.                                                                                                                                                                                |
| 27-Jan-2023 | 4        | Updated Hardware block diagram, Embedded STLINK-V3E with the former Figure 7 removed, Power supply and power selection, and STM32U5 Nucleo-144 board (MB1549) product information with new Table 21 and Table 22. |
| 23-Feb-2023 | 5        | Updated <i>Table 16</i> titles.<br>Removed <i>CE conformity</i> .                                                                                                                                                 |
| 29-Mar-2023 | 6        | Updated crystal characteristics in OSC clock sources.                                                                                                                                                             |
| 10-Oct-2023 | 7        | Updated ST morpho connector name in Bootloader.                                                                                                                                                                   |
| 31-Jan-2024 | 8        | Updated Table 21 and Table 22 in NUCLEO-U575ZI-Q and NUCLEO-U5A5ZJ-Q product information.                                                                                                                         |



## Contents

| 1 | Feat | ures                    |                                                                             | 2  |  |  |  |  |
|---|------|-------------------------|-----------------------------------------------------------------------------|----|--|--|--|--|
| 2 | Orde | ring in                 | formation                                                                   | 3  |  |  |  |  |
|   | 2.1  | Codific                 | ation                                                                       | 3  |  |  |  |  |
| 3 | Deve | Development environment |                                                                             |    |  |  |  |  |
|   | 3.1  | Systen                  | n requirements                                                              | 4  |  |  |  |  |
|   | 3.2  | Develo                  | pment toolchains                                                            | 4  |  |  |  |  |
|   | 3.3  | Demor                   | nstration software                                                          | 4  |  |  |  |  |
| 4 | Conv | vention                 | S                                                                           | 5  |  |  |  |  |
| 5 |      |                         |                                                                             |    |  |  |  |  |
|   | 5.1  | Getting                 | g started                                                                   | 6  |  |  |  |  |
|   | 5.2  |                         | ,<br>t board configuration                                                  |    |  |  |  |  |
| 6 | Hard |                         | yout and configuration                                                      |    |  |  |  |  |
|   | 6.1  |                         | 2U5 Nucleo-144 board layout                                                 |    |  |  |  |  |
|   | 6.2  |                         | nical drawing                                                               |    |  |  |  |  |
|   | 6.3  |                         | Ided STLINK-V3E                                                             |    |  |  |  |  |
|   |      | 6.3.1                   |                                                                             |    |  |  |  |  |
|   |      | 6.3.2                   | Drivers                                                                     |    |  |  |  |  |
|   |      | 6.3.3                   | STLINK-V3E firmware upgrade                                                 | 13 |  |  |  |  |
|   |      | 6.3.4                   | Using an external debug tool to program and debug the on-board STM32        | 14 |  |  |  |  |
|   | 6.4  | Power                   | supply and power selection                                                  | 16 |  |  |  |  |
|   |      | 6.4.1                   | External power supply input                                                 | 16 |  |  |  |  |
|   |      | 6.4.2                   | Programing/debugging when the power supply is not from STLINK-V3E (5V_STLK) | 22 |  |  |  |  |
|   |      | 6.4.3                   | Power supply output                                                         | 22 |  |  |  |  |
|   |      | 6.4.4                   | Internal power supply                                                       | 22 |  |  |  |  |
|   |      | 6.4.5                   | MCU power supply                                                            | 23 |  |  |  |  |
|   |      | 6.4.6                   | VDD_MCU I <sub>DD</sub> measurement                                         | 24 |  |  |  |  |
|   | 6.5  | LEDs.                   |                                                                             | 24 |  |  |  |  |
|   | 6.6  | Push-buttons            |                                                                             |    |  |  |  |  |
|   | 6.7  | OSC c                   | lock sources                                                                | 26 |  |  |  |  |
|   |      | 6.7.1                   | LSE: OSC 32 KHz clock supply                                                | 26 |  |  |  |  |
|   |      | 6.7.2                   | OSC clock supply                                                            | 27 |  |  |  |  |
|   | 6.8  |                         | sources                                                                     |    |  |  |  |  |
|   | 6.9  | Virtual                 | COM port (VCP)                                                              | 28 |  |  |  |  |
|   | 6.10 | Bootloa                 | ader                                                                        | 28 |  |  |  |  |



|      | 6.11                                                               | 11 USB Type-C <sup>®</sup> FS/HS |                                                 |    |  |  |  |  |
|------|--------------------------------------------------------------------|----------------------------------|-------------------------------------------------|----|--|--|--|--|
|      |                                                                    | 6.11.1                           | USB FS/HS device                                | 29 |  |  |  |  |
|      |                                                                    | 6.11.2                           | UCPD                                            | 29 |  |  |  |  |
|      |                                                                    | 6.11.3                           | USB Type-C <sup>®</sup> connector               | 31 |  |  |  |  |
| 7    | Exten                                                              | ision co                         | nnectors                                        | 32 |  |  |  |  |
|      | 7.1                                                                | Zio conr                         | nectors supporting ARDUINO <sup>®</sup> Uno V3  | 32 |  |  |  |  |
|      | 7.2                                                                | ST morp                          | bho headers (CN11 and CN12)                     | 36 |  |  |  |  |
|      | 7.3                                                                | Solder b                         | ridge configuration for the expansion connector | 38 |  |  |  |  |
| 8    | NUCL                                                               | .EO-U57                          | 75ZI-Q and NUCLEO-U5A5ZJ-Q product information  | 40 |  |  |  |  |
|      | 8.1                                                                | Product                          | marking                                         | 40 |  |  |  |  |
|      | 8.2                                                                | NUCLEO                           | O-U575ZI-Q and NUCLEO-U5A5ZJ-Q product history  | 41 |  |  |  |  |
|      | 8.3                                                                | Board re                         | evision history                                 | 42 |  |  |  |  |
| 9    | Federal Communications Commission (FCC) and ISED Canada Compliance |                                  |                                                 |    |  |  |  |  |
|      | State                                                              | ments .                          |                                                 | 43 |  |  |  |  |
|      | 9.1                                                                | FCC Co                           | mpliance Statement                              | 43 |  |  |  |  |
|      | 9.2                                                                | ISED Co                          | ompliance Statement                             | 43 |  |  |  |  |
| Revi | sion h                                                             | istory.                          |                                                 | 44 |  |  |  |  |
| List | of tabl                                                            | les                              |                                                 | 47 |  |  |  |  |
| List | of figu                                                            | ires                             |                                                 | 48 |  |  |  |  |



## List of tables

| Table 1.  | Ordering information.                                      | . 3 |
|-----------|------------------------------------------------------------|-----|
| Table 2.  | Codification explanation                                   | . 3 |
| Table 3.  | ON/OFF convention                                          | . 5 |
| Table 4.  | Default jumper configuration                               | . 6 |
| Table 5.  | Jumper configuration                                       | . 8 |
| Table 6.  | USB Micro-B connector (CN1) pinout                         | 13  |
| Table 7.  | STDC14/MIPI10 debug connector (CN5) pinout                 | 15  |
| Table 8.  | Power source capability                                    | 16  |
| Table 9.  | MCU power supplies                                         | 23  |
| Table 10. | USART1 connection.                                         | 28  |
| Table 11. | LPUART1 connection                                         | 28  |
| Table 12. | Hardware configuration for the USB interface               | 29  |
| Table 13. | Hardware configuration for the UCPD feature                | 30  |
| Table 14. | USB Type-C <sup>®</sup> connector (CN15) pinout.           | 31  |
| Table 15. | ARDUINO®-included Zio connector (CN7) pinout               | 33  |
| Table 16. | ARDUINO <sup>®</sup> -included Zio connector (CN8) pinout  | 33  |
| Table 17. | ARDUINO <sup>®</sup> -included Zio connector (CN9) pinout  | 34  |
| Table 18. | ARDUINO <sup>®</sup> -included Zio connector (CN10) pinout | 34  |
| Table 19. | ST morpho connector pin assignment.                        | 37  |
| Table 20. | Solder bridge configuration                                | 38  |
| Table 21. | Product history                                            | 41  |
| Table 22. | Board revision history                                     | 42  |
| Table 23. | Document revision history.                                 | 44  |



# List of figures

| Figure 1.  | STM32U5 Nucleo-144 board                                          | . 1 |
|------------|-------------------------------------------------------------------|-----|
| Figure 2.  | Default board configuration                                       | . 7 |
| Figure 3.  | Hardware block diagram                                            | . 9 |
| Figure 4.  | STM32U5 Nucleo-144 board top layout                               | 10  |
| Figure 5.  | STM32U5 Nucleo-144 board bottom layout                            | 11  |
| Figure 6.  | STM32U5 Nucleo-144 board mechanical drawing (in millimeters)      | 12  |
| Figure 7.  | Connecting an external debug tool to program the on-board STM32U5 | 14  |
| Figure 8.  | STDC14/MIPI10 debug connector (CN5)                               |     |
| Figure 9.  | JP6 [1-2]: 5V_STLK power source                                   | 17  |
| Figure 10. | JP6 [3-4]: 5V_VIN power source                                    | 18  |
| Figure 11. | JP6 [5-6]: 5V_EXT power source                                    |     |
| Figure 12. | JP6 [7-8]: 5V_USB_C power source                                  | 20  |
| Figure 13. | JP6 [9-10]: 5V_CHGR power source                                  | 21  |
| Figure 14. | USB Type-C <sup>®</sup> connector (CN15) pinout                   | 31  |
| Figure 15. | Zio connectors supporting ARDUINO <sup>®</sup> Uno V3             | 32  |
| Figure 16. | ST morpho connector                                               | 36  |

#### IMPORTANT NOTICE - READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2024 STMicroelectronics – All rights reserved