# life.augmented ## STM32U575xx # Ultra-low-power Arm<sup>®</sup> Cortex<sup>®</sup>-M33 32-bit MCU+TrustZone<sup>®</sup>+FPU, 240 DMIPS, up to 2 MB Flash memory, 786 KB SRAM Datasheet - production data ### **Features** # Includes ST state-of-the-art patented technology ### Ultra-low-power with FlexPowerControl - 1.71 V to 3.6 V power supply - -40 °C to +85/125 °C temperature range - Low-power background autonomous mode (LPBAM): autonomous peripherals with DMA, functional down to Stop 2 mode - V<sub>BAT</sub> mode: supply for RTC, 32 x 32-bit backup registers and 2-Kbyte backup SRAM - 160 nA Shutdown mode (24 wake-up pins) - 210 nA Standby mode (24 wake-up pins) - 530 nA Standby mode with RTC - 1.9 µA Stop 3 mode with 16-Kbyte SRAM - 4.3 µA Stop 3 mode with full SRAM - 4.0 μA Stop 2 mode with 16-Kbyte SRAM - 8.95 µA Stop 2 mode with full SRAM - 19.5 μA/MHz Run mode @ 3.3 V ### Core Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M33 CPU with TrustZone<sup>®</sup>, MPU, DSP, and FPU #### **ART Accelerator** - 8-Kbyte instruction cache allowing 0-wait-state execution from flash and external memories: up to 160 MHz, 240 DMIPS - 4-Kbyte data cache for external memories ### **Power management** Embedded regulator (LDO) and SMPS step-down converter supporting switch on-the-fly and voltage scaling ### **Benchmarks** 1.5 DMIPS/MHz (Drystone 2.1) - 651 CoreMark® (4.07 CoreMark®/MHz) - 450 ULPMark™-CP - 109 ULPMark™-PP - 51.5 ULPMark™-CM - 133000 SecureMark™-TLS #### **Memories** - 2-Mbyte flash memory with ECC, 2 banks read-while-write, including 512 Kbytes with 100 kcycles - 786-Kbyte SRAM with ECC OFF or 722-Kbyte SRAM including up to 322-Kbyte SRAM with ECC ON - External memory interface supporting SRAM, PSRAM, NOR, NAND, and FRAM memories - · 2 Octo-SPI memory interfaces ### **Security** - Arm<sup>®</sup> TrustZone<sup>®</sup> and securable I/Os, memories, and peripherals - Flexible life cycle scheme with RDP and password protected debug - Root of trust thanks to unique boot entry and secure hide protection area (HDP) - Secure firmware installation (SFI) thanks to embedded root secure services (RSS) - Secure firmware upgrade support with TF-M - HASH hardware accelerator - True random number generator, NIST SP800-90B compliant - 96-bit unique ID - 512-byte OTP (one-time programmable) - · Active tampers ### **Clock management** - 4 to 50 MHz crystal oscillator - 32 kHz crystal oscillator for RTC (LSE) - Internal 16 MHz factory-trimmed RC (±1%) - Internal low-power 32 kHz RC (±5%) - 2 internal multispeed 100 kHz to 48 MHz oscillators, including one autotrimmed by LSE (better than ±0.25% accuracy) - Internal 48 MHz with clock recovery - · 3 PLLs for system clock, USB, audio, ADC ### General-purpose input/outputs Up to 136 fast I/Os with interrupt capability most 5V-tolerant and up to 14 I/Os with independent supply down to 1.08 V ### Up to 17 timers and 2 watchdogs - 2 16-bit advanced motor-control, 4 32-bit, 5 16-bit, 4 low-power 16-bit (available in Stop mode), 2 SysTick timers and 2 watchdogs - RTC with hardware calendar and calibration ### Up to 22 communication peripherals - 1 USB Type-C<sup>®</sup>/USB power delivery controller - 1 USB OTG 2.0 full-speed controller - 2 SAIs (serial audio interface) - 4 I2C FM+(1 Mbit/s), SMBus/PMBus<sup>®</sup> - 6 U(S)ART (SPI, ISO 7816, LIN, IrDA, modem) - 3 SPI (+2 with OCTOSPI +3 with USART) - 1 CAN FD controller - 2 SDMMC interfaces - 1 multifunction digital filter (6 filters) + 1 audio digital filter with sound-activity detection Parallel synchronous slave interface # 16- and 4-channel DMA controllers, functional in Stop mode ### **Graphic features** - Chrom-ART Accelerator (DMA2D) for enhanced graphic content creation - 1 digital camera interface ### **Mathematical coprocessor** - CORDIC for trigonometric functions acceleration - Filter mathematical accelerator (FMAC) ### Up to 22 capacitive sensing channels Support touch key, linear, and rotary touch sensors # Rich analog peripherals (independent supply) - 14-bit ADC 2.5-Msps with hardware oversampling - 12-bit ADC 2.5-Msps, with hardware oversampling, autonomous in Stop 2 mode - 2 12-bit DAC, low-power sample and hold - 2 operational amplifiers with built-in PGA - 2 ultra-low-power comparators #### **CRC** calculation unit #### Debug Development support: serial-wire debug (SWD), JTAG, Embedded Trace Macrocell™ (ETM) ### **ECOPACK2** compliant packages **Table 1. Device summary** | Reference | Part numbers | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STM32U575xx | STM32U575AG, STM32U575AI, STM32U575CG, STM32U575CI, STM32U575OG, STM32U575OI, STM32U575QG, STM32U575QI, STM32U575RG, STM32U575RI, STM32U575VG, STM32U575VI, STM32U575ZG, STM32U575ZI | STM32U575xx Contents # **Contents** | 1 | Intro | duction | 16 | |---|-------|--------------------------------------------------------------------|----| | 2 | Desc | cription | 17 | | 3 | Fund | ctional overview | 22 | | | 3.1 | Arm Cortex-M33 core with TrustZone and FPU | 22 | | | 3.2 | ART Accelerator (ICACHE and DCACHE) | 22 | | | | 3.2.1 Instruction cache (ICACHE) | 22 | | | | 3.2.2 Data cache (DCACHE) | 23 | | | 3.3 | Memory protection unit | 24 | | | 3.4 | Embedded flash memory | 24 | | | | 3.4.1 Flash memory protection | 25 | | | | 3.4.2 Additional flash memory protections when TrustZone activated | 27 | | | | 3.4.3 FLASH privilege protection | 27 | | | 3.5 | Embedded SRAMs | 28 | | | | 3.5.1 SRAMs TrustZone security | | | | | 3.5.2 SRAMs privilege protection | 28 | | | 3.6 | TrustZone security architecture | 28 | | | | 3.6.1 TrustZone peripheral classification | 29 | | | | 3.6.2 Default TrustZone security state | 30 | | | 3.7 | Boot modes | 30 | | | 3.8 | Global TrustZone controller (GTZC) | 33 | | | 3.9 | Power supply management | 33 | | | | 3.9.1 Power supply schemes | | | | | 3.9.2 Power supply supervisor | | | | | 3.9.3 Low-power modes | 39 | | | | 3.9.4 Reset mode | 47 | | | | 3.9.5 VBAT operation | 47 | | | | 3.9.6 PWR TrustZone security | 47 | | | 3.10 | Peripheral interconnect matrix | 47 | | | 3.11 | Reset and clock controller (RCC) | 48 | | | | 3.11.1 RCC TrustZone security | | | | 3.12 | Clock recovery system (CRS) | | | | | | | Contents STM32U575xx | 3.13 | Genera | ıl-purpose inputs/outputs (GPIOs) | . 51 | |------|----------|------------------------------------------------------------|------| | | 3.13.1 | GPIOs TrustZone security | 51 | | 3.14 | Low-po | wer general-purpose inputs/outputs (LPGPIO) | . 51 | | | 3.14.1 | LPGPIO TrustZone security | 52 | | 3.15 | Multi-A | HB bus matrix | . 52 | | 3.16 | System | configuration controller (SYSCFG) | . 52 | | 3.17 | Genera | Il purpose direct memory access controller (GPDMA) | . 52 | | 3.18 | Low-po | wer direct memory access controller (LPDMA) | . 54 | | 3.19 | Chrom- | ART Accelerator controller (DMA2D) | . 56 | | 3.20 | Interrup | ots and events | . 57 | | | 3.20.1 | Nested vectored interrupt controller (NVIC) | 57 | | | 3.20.2 | Extended interrupt/event controller (EXTI) | 57 | | 3.21 | Cyclic r | redundancy check calculation unit (CRC) | . 58 | | 3.22 | CORDI | C coprocessor (CORDIC) | . 58 | | 3.23 | Filter m | ath accelerator (FMAC) | . 58 | | 3.24 | Flexible | e static memory controller (FSMC) | . 59 | | | 3.24.1 | LCD parallel interface | 59 | | | 3.24.2 | FSMC TrustZone security | 60 | | 3.25 | Octo-S | PI interface (OCTOSPI) | . 60 | | | 3.25.1 | OCTOSPI TrustZone security | 61 | | 3.26 | OCTOS | SPI I/O manager (OCTOSPIM) | . 61 | | 3.27 | Delay b | olock (DLYB) | . 61 | | 3.28 | Analog- | -to-digital converter (ADC1 and ADC4) | . 61 | | | 3.28.1 | Analog-to-digital converter 1 (ADC1) | 62 | | | 3.28.2 | Analog-to-digital converter 4 (ADC4) | 64 | | | 3.28.3 | Temperature sensor | | | | 3.28.4 | Internal voltage reference (VREFINT) | | | | 3.28.5 | VBAT battery voltage monitoring | | | 3.29 | • | to-analog converter (DAC) | | | 3.30 | _ | reference buffer (VREFBUF) | | | 3.31 | Compa | rators (COMP) | . 67 | | 3.32 | Operati | onal amplifiers (OPAMP) | . 68 | | 3.33 | Multifur | nction digital filter (MDF) and audio digital filter (ADF) | . 68 | | | 3.33.1 | Multifunction digital filter (MDF) | | | | 3.33.2 | Audio digital filter (ADF) | 70 | **\7**/ | | 3.34 | Digital o | camera interface (DCMI) | . 72 | |---|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------|------| | | 3.35 | Parallel | l synchronous slave interface (PSSI) | . 72 | | | 3.36 | Touch s | sensing controller (TSC) | . 72 | | | 3.37 | True ra | ndom number generator (RNG) | . 73 | | | 3.38 | HASH I | hardware accelerator (HASH) | . 74 | | | 3.39 | Timers | and watchdogs | . 75 | | | | 3.39.1 | Advanced-control timers (TIM1, TIM8) | . 75 | | | | 3.39.2 | General-purpose timers (TIM2, TIM3, TIM4, TIM5, TIM15, TIM16, TIM17) | . 76 | | | | 3.39.3 | Basic timers (TIM6 and TIM7) | . 76 | | | | 3.39.4 | Low-power timers (LPTIM1, LPTIM2, LPTIM3, LPTIM4) | . 76 | | | | 3.39.5 | Infrared interface (IRTIM) | . 77 | | | | 3.39.6 | Independent watchdog (IWDG) | . 77 | | | | 3.39.7 | Window watchdog (WWDG) | . 77 | | | | 3.39.8 | SysTick timer | . 77 | | | 3.40 | Real-tin | ne clock (RTC), tamper and backup registers | . 78 | | | | 3.40.1 | Real-time clock (RTC) | . 78 | | | | 3.40.2 | Tamper and backup registers (TAMP) | . 79 | | | 3.41 | Inter-int | tegrated circuit interface (I <sup>2</sup> C) | . 80 | | | 3.42 | | sal synchronous/asynchronous receiver transmitter (USART/UAR<br>y-power universal asynchronous receiver transmitter (LPUART) . | , | | | | 3.42.1 | Universal synchronous/asynchronous receiver transmitter (USART/UART) | . 82 | | | | 3.42.2 | Low-power universal asynchronous receiver transmitter (LPUART) $\ .$ . | . 83 | | | 3.43 | Serial p | peripheral interface (SPI) | . 84 | | | 3.44 | Serial a | audio interfaces (SAI) | . 85 | | | 3.45 | Secure | digital input/output and MultiMediaCards interface (SDMMC) | . 86 | | | 3.46 | Control | ler area network (FDCAN) | . 88 | | | 3.47 | USB or | n-the-go full-speed (OTG_FS) | . 88 | | | 3.48 | | /pe-C /USB Power Delivery controller (UCPD) | | | | 3.49 | • | pment support | | | | | 3.49.1 | Serial-wire/JTAG debug port (SWJ-DP) | | | | | 3.49.2 | Embedded Trace Macrocell | | | 4 | Pinou | ıt, pin d | lescription and alternate functions | 91 | | | 4.1 | Pinout/I | ballout schematics | . 91 | | | | | | | Contents STM32U575xx | | 4.2 | Pin des | cription | 103 | |---|-------|-----------|------------------------------------------------------------------------|-------| | | 4.3 | Alternat | te functions | 127 | | 5 | Elect | rical cha | aracteristics | 145 | | | 5.1 | Parame | eter conditions | 145 | | | | 5.1.1 | Minimum and maximum values | . 145 | | | | 5.1.2 | Typical values | . 145 | | | | 5.1.3 | Typical curves | . 145 | | | | 5.1.4 | Loading capacitor | . 145 | | | | 5.1.5 | Pin input voltage | . 145 | | | | 5.1.6 | Power supply scheme | . 145 | | | | 5.1.7 | Current consumption measurement | . 148 | | | 5.2 | Absolut | e maximum ratings | 148 | | | 5.3 | Operati | ng conditions | 151 | | | | 5.3.1 | General operating conditions | . 151 | | | | 5.3.2 | Operating conditions at power-up/power-down | . 153 | | | | 5.3.3 | Embedded reset and power control block characteristics | . 154 | | | | 5.3.4 | SMPS characteristics | . 155 | | | | 5.3.5 | Embedded voltage reference | . 156 | | | | 5.3.6 | Supply current characteristics | . 157 | | | | 5.3.7 | Wake-up time from low-power modes and voltage scaling transition times | . 201 | | | | 5.3.8 | External clock timing characteristics | . 205 | | | | 5.3.9 | Internal clock timing characteristics | . 211 | | | | 5.3.10 | PLL characteristics | . 217 | | | | 5.3.11 | Flash memory characteristics | . 218 | | | | 5.3.12 | EMC characteristics | . 220 | | | | 5.3.13 | Electrical sensitivity characteristics | . 221 | | | | 5.3.14 | I/O current injection characteristics | . 222 | | | | 5.3.15 | I/O port characteristics | . 223 | | | | 5.3.16 | NRST pin characteristics | . 233 | | | | 5.3.17 | Extended interrupt and event controller input (EXTI) characteristics . | . 234 | | | | 5.3.18 | Analog switches booster | . 234 | | | | 5.3.19 | 14-bit analog-to-digital converter (ADC1) characteristics | . 235 | | | | 5.3.20 | 12-bit analog-to-digital converter (ADC4) characteristics | . 241 | | | | 5.3.21 | Temperature sensor characteristics | . 246 | | | | 5.3.22 | V <sub>CORE</sub> monitoring characteristics | . 246 | | | | 5.3.23 | V <sub>BAT</sub> monitoring characteristics | 246 | |---|------|-----------|------------------------------------------------------------|-----| | | | 5.3.24 | Digital-to-analog converter characteristics | 247 | | | | 5.3.25 | Voltage reference buffer characteristics | 251 | | | | 5.3.26 | Comparator characteristics | 254 | | | | 5.3.27 | Operational amplifiers characteristics | 255 | | | | 5.3.28 | Temperature and backup domain supply thresholds monitoring | 258 | | | | 5.3.29 | ADF/MDF characteristics | 259 | | | | 5.3.30 | DCMI characteristics | 262 | | | | 5.3.31 | PSSI characteristics | 263 | | | | 5.3.32 | Timer characteristics | 265 | | | | 5.3.33 | FSMC characteristics | 266 | | | | 5.3.34 | OCTOSPI characteristics | 281 | | | | 5.3.35 | SD/SDIO/e•MMC card host interfaces (SDMMC) characteristics | 287 | | | | 5.3.36 | Delay block characteristics | 289 | | | | 5.3.37 | I2C interface characteristics | 289 | | | | 5.3.38 | USART (SPI mode) characteristics | 290 | | | | 5.3.39 | SPI characteristics | 292 | | | | 5.3.40 | SAI characteristics | 296 | | | | 5.3.41 | OTG_FS characteristics | 298 | | | | 5.3.42 | UCPD characteristics | 299 | | | | 5.3.43 | JTAG/SWD interface characteristics | 299 | | 6 | Pack | cage info | ormation | 301 | | | 6.1 | UFQFF | PN48 package information (A0B9) | 302 | | | 6.2 | | l8 package information (5B) | | | | 6.3 | | 64 package information (5W) | | | | 6.4 | | P90 package information (B01C) | | | | 6.5 | | 00 package information (1L) | | | | 6.6 | | A132 package information (A0G8) | | | | 6.7 | | 44 package information (1A) | | | | | | | | | | 6.8 | | A169 package information (A0YV) | | | | 6.9 | 3 | ge thermal characteristics | | | | | 6.9.1 | Reference documents | 332 | | 7 | Orde | ering inf | ormation | 333 | | | | _ | | | | Contents | STM | 32U5 | 75xx | |----------|---------------------------|------|------| | 8 | Important security notice | | 334 | | 9 | Revision history | | 335 | **47/** STM32U575xx List of tables # List of tables | Table 1. | Device summary | | |-----------|------------------------------------------------------------------------------------|-----| | Table 2. | STM32U575xx features and peripheral counts | | | Table 3. | Access status versus protection level and execution modes when TZEN = 0 | | | Table 4. | Access status versus protection level and execution modes when TZEN = 1 | | | Table 5. | Example of memory map security attribution versus SAU configuration regions | | | Table 6. | Boot modes when TrustZone is disabled (TZEN = 0) | | | Table 7. | Boot modes when TrustZone is enabled (TZEN = 1) | | | Table 8. | Boot space versus RDP protection | | | Table 9. | STM32U575xx mode overview | | | Table 10. | Functionalities depending on the working mode | 44 | | Table 11. | GPDMA1 channels implementation and usage | | | Table 12. | GPDMA1 autonomous mode and wake-up in low-power modes | | | Table 13. | LPDMA1 channels implementation and usage | | | Table 14. | LPDMA1 autonomous mode and wake-up in low-power modes | 56 | | Table 15. | ADC features | 61 | | Table 16. | Temperature sensor calibration values | 65 | | Table 17. | Internal voltage reference calibration values | 66 | | Table 18. | MDF features | 68 | | Table 19. | Timer feature comparison | 75 | | Table 20. | I2C implementation | 80 | | Table 21. | USART, UART, and LPUART features | 81 | | Table 22. | SPI features | | | Table 23. | SAI implementation | 86 | | Table 24. | SDMMC features | 87 | | Table 25. | Legend/abbreviations used in the pinout table | 103 | | Table 26. | STM32U575xx pin definitions | | | Table 27. | Alternate function AF0 to AF7 | | | Table 28. | Alternate function AF8 to AF15 | 136 | | Table 29. | Voltage characteristics | 149 | | Table 30. | Current characteristics | | | Table 31. | Thermal characteristics | 150 | | Table 32. | General operating conditions | 151 | | Table 33. | Operating conditions at power-up/power-down | | | Table 34. | Embedded reset and power control block characteristics | | | Table 35. | SMPS characteristics | | | Table 36. | Embedded internal voltage reference | | | Table 37. | Current consumption in Run mode on LDO, code with data processing | | | | running from Flash memory, ICACHE ON (1-way), prefetch ON | 158 | | Table 38. | Current consumption in Run mode on SMPS, code with data processing | | | | running from Flash memory, ICACHE ON (1-way), prefetch ON | 159 | | Table 39. | Current consumption in Run mode on SMPS, code with data processing | | | | running from Flash memory, ICACHE ON (1-way), prefetch ON, V <sub>DD</sub> = 3.0 V | 160 | | Table 40. | Typical current consumption in Run mode on LDO, with different codes | | | | running from Flash memory in low-power mode, ICACHE ON (1-way), prefetch ON | 161 | | Table 41. | Typical current consumption in Run mode on LDO, with different codes | | | • | running from Flash memory, ICACHE ON (1-way), prefetch ON | 161 | | Table 42. | Typical current consumption in Run mode on SMPS, with different codes | | | | running from Flash memory in low-power mode, ICACHE ON (1-way), prefetch ON | 163 | | | - · · · · · · · · · · · · · · · · · · · | | List of tables STM32U575xx | Table 43. | Typical current consumption in Run mode on SMPS, with different codes | 400 | |-----------|----------------------------------------------------------------------------------|-------| | T-1-1- 44 | running from Flash memory, ICACHE ON (1-way), prefetch ON | | | Table 44. | Current consumption in Sleep mode on LDO, Flash memory in power down | | | Table 45. | Current consumption in Sleep mode on SMPS, Flash memory in power down | . 166 | | Table 46. | Current consumption in Sleep mode on SMPS, | 407 | | T | Flash memory in power down, V <sub>DD</sub> = 3.0 V | | | Table 47. | SRAM1/SRAM3 current consumption in Run/Sleep mode with LDO and SMPS | | | Table 48. | Static power consumption of Flash banks, when supplied by LDO/SMPS | | | Table 49. | Current consumption in Stop 0 mode on LDO | | | Table 50. | Current consumption in Stop 0 mode on SMPS | | | Table 51. | Current consumption in Stop 1 mode on LDO | | | Table 52. | Current consumption during wake-up from Stop 1 mode on LDO | | | Table 53. | Current consumption in Stop 1 mode on SMPS | | | Table 54. | Current consumption during wake-up from Stop 1 mode on SMPS | | | Table 55. | Current consumption in Stop 2 mode on LDO | | | Table 56. | SRAM static power consumption in Stop 2 when supplied by LDO | | | Table 57. | Current consumption during wake-up from Stop 2 mode on LDO | | | Table 58. | Current consumption in Stop 2 mode on SMPS | | | Table 59. | SRAM static power consumption in Stop 2 when supplied by SMPS | | | Table 60. | Current consumption during wake-up from Stop 2 mode on SMPS | | | Table 61. | Current consumption in Stop 3 mode on LDO | | | Table 62. | SRAM static power consumption in Stop 3 when supplied by LDO | | | Table 63. | Current consumption during wake-up from Stop 3 mode on LDO | | | Table 64. | Current consumption in Stop 3 mode on SMPS | | | Table 65. | SRAM static power consumption in Stop 3 when supplied by SMPS | | | Table 66. | Current consumption during wake-up from Stop 3 mode on SMPS | | | Table 67. | Current consumption in Standby mode | | | Table 68. | Current consumption during wake-up from Standby mode | | | Table 69. | Current consumption in Shutdown mode | | | Table 70. | Current consumption during wake-up from Shutdown mode | | | Table 71. | Current consumption in V <sub>BAT</sub> mode | | | Table 72. | Typical dynamic current consumption of peripherals | | | Table 73. | Low-power mode wake-up timings on LDO | | | Table 74. | Low-power mode wake-up timings on SMPS | | | Table 75. | Regulator mode transition times | | | Table 76. | Wake-up time using USART/LPUART | | | Table 77. | High-speed external user clock characteristics | | | Table 78. | Low-speed external user clock characteristics | | | Table 79. | HSE oscillator characteristics | | | Table 80. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 81. | HSI16 oscillator characteristics | | | Table 82. | MSI oscillator characteristics | | | Table 83. | HSI48 oscillator characteristics | | | Table 84. | LSI oscillator characteristics | | | Table 85. | PLL characteristics | | | Table 86. | Flash memory characteristics | | | Table 87. | Flash memory endurance and data retention | | | Table 88. | EMS characteristics | | | Table 89. | EMI characteristics for f <sub>HSE</sub> = 8 MHz and f <sub>HCLK</sub> = 160 MHz | | | Table 90. | ESD absolute maximum ratings | | | Table 91. | Electrical sensitivities | | | Table 92. | I/O current injection susceptibility | . 222 | STM32U575xx List of tables | Table 93. | I/O static characteristics | 223 | |--------------------------|------------------------------------------------------------------------------------------|-----| | Table 94. | Output voltage characteristics (all I/Os except FT_t I/Os in VBAT mode, | | | | and FT_o I/Os) | | | Table 95. | Output voltage characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os | 227 | | Table 96. | Output AC characteristics, HSLV OFF (all I/Os except FT_c, | 000 | | T-1-1- 07 | FT_t in VBAT mode and FT_o I/Os) | 228 | | Table 97. | Output AC characteristics, HSLV ON (all I/Os except FT_c) | 230 | | Table 98. | Output AC characteristics for FT_c I/Os | 232 | | Table 99. | Output AC characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os | 232 | | Table 100. | NRST pin characteristics | | | Table 101.<br>Table 102. | · | | | Table 102. | Analog switches booster characteristics | | | Table 103. | 14-bit ADC1 characteristics | | | Table 104. | | | | Table 105. | 14-bit ADC1 accuracy | | | Table 100. | Maximum RAIN for 12-bit ADC4 | | | Table 107. | 12-bit ADC4 accuracy | | | Table 100. | Temperature sensor characteristics | | | Table 109. | V <sub>CORE</sub> monitoring characteristics | | | Table 110. | V <sub>BAT</sub> monitoring characteristics | | | Table 111. | V <sub>BAT</sub> charging characteristics | | | Table 112. | DAC characteristics | | | Table 113. | DAC accuracy | | | Table 115. | VREFBUF characteristics | | | Table 116. | COMP characteristics | | | Table 117. | OPAMP characteristics | | | Table 118. | ADF characteristics. | | | Table 119. | MDF characteristics | | | Table 120. | DCMI characteristics. | | | Table 121. | PSSI transmit characteristics | | | Table 122. | PSSI receive characteristics | | | Table 123. | TIMx characteristics | | | Table 124. | IWDG min/max timeout period at 32 kHz (LSI) | | | Table 125. | WWDG min/max timeout value at 160 MHz (PCLK) | | | Table 126. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings | | | Table 127. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings | | | Table 128. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | | | Table 129. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings | 270 | | Table 130. | Asynchronous multiplexed PSRAM/NOR read timings | 271 | | Table 131. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings | 271 | | Table 132. | Asynchronous multiplexed PSRAM/NOR write timings | 272 | | Table 133. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings | 273 | | Table 134. | Synchronous multiplexed NOR/PSRAM read timings | 274 | | Table 135. | Synchronous multiplexed PSRAM write timings | | | Table 136. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Table 137. | Synchronous non-multiplexed PSRAM write timings | | | Table 138. | Switching characteristics for NAND Flash read cycles | | | Table 139. | Switching characteristics for NAND Flash write cycles | | | Table 140. | OCTOSPI characteristics in SDR mode | | | Table 141. | OCTOSPI characteristics in DTR mode (no DQS) | | | Table 142. | OCTOSPI characteristics in DTR mode (with DQS)/HyperBus | 283 | List of tables STM32U575xx | Table 143. | SD/e•MMC characteristics (V <sub>DD</sub> = 2.7 V to 3.6 V) | 287 | |------------|-------------------------------------------------------------|-----| | Table 144. | e•MMC characteristics (V <sub>DD</sub> = 1.71 V to 1.9 V) | | | Table 145. | Delay block characteristics | | | Table 146. | I2C analog filter characteristics | 290 | | Table 147. | USART (SPI mode) characteristics | 290 | | Table 148. | SPI characteristics | 293 | | Table 149. | SAI characteristics | 297 | | Table 150. | OTG_FS characteristics | 298 | | Table 151. | UCPD characteristics | 299 | | Table 152. | JTAG characteristics | 299 | | Table 153. | SWD characteristics | 300 | | Table 154. | UFQFPN48 – Mechanical data | 303 | | Table 155. | LQFP48 - Mechanical data | 306 | | Table 156. | LQFP64 - Mechanical data | 310 | | Table 157. | WLCSP90 - Mechanical data | 313 | | Table 158. | WLCSP90 - Recommended PCB design rules | 314 | | Table 159. | LQFP100 - Mechanical data | 317 | | Table 160. | UFBGA132 - Mechanical data | 320 | | Table 161. | UFBGA132 - Example of PCB design rules (0.5 mm pitch BGA) | 321 | | Table 162. | LQFP144 - Mechanical data | 324 | | Table 163. | UFBGA169 - Mechanical data | 328 | | Table 164. | UFBGA169 - Example of PCB design rules (0.5 mm pitch BGA) | 329 | | Table 165. | Package thermal characteristics | 332 | | Table 166. | Document revision history | 335 | | | | | STM32U575xx List of figures # **List of figures** | Figure 1. | STM32U575xx block diagram | 21 | |------------|------------------------------------------------------------------------------------------|-----| | Figure 2. | STM32U575xQ power supply overview (with SMPS) | 36 | | Figure 3. | STM32U575xx power supply overview (without SMPS) | 37 | | Figure 4. | Power-up /down sequence | 38 | | Figure 5. | Clock tree | 50 | | Figure 6. | VREFBUF block diagram | 67 | | Figure 7. | LQFP48_SMPS pinout | | | Figure 8. | LQFP48 pinout | | | Figure 9. | UFQFPN48_SMPS pinout | | | Figure 10. | UFQFPN48 pinout | | | Figure 11. | LQFP64_SMPS pinout | 93 | | Figure 12. | LQFP64 pinout | | | Figure 13. | WLCSP90_SMPS ballout | 94 | | Figure 14. | LQFP100_SMPS pinout | 95 | | Figure 15. | LQFP100 pinout | 96 | | Figure 16. | UFBGA132_SMPS ballout | 97 | | Figure 17. | UFBGA132 ballout | 98 | | Figure 18. | LQFP144_SMPS pinout | | | Figure 19. | LQFP144 pinout | 100 | | Figure 20. | UFBGA169_SMPS ballout | 101 | | Figure 21. | UFBGA169 ballout | 102 | | Figure 22. | Pin loading conditions | 145 | | Figure 23. | Pin input voltage | 145 | | Figure 24. | STM32U575xx power supply scheme (without SMPS) | 146 | | Figure 25. | STM32U575xQ power supply scheme (with SMPS) | 147 | | Figure 26. | Current consumption measurement | 148 | | Figure 27. | VREFINT versus temperature | 157 | | Figure 28. | AC timing diagram for high-speed external clock source (digital mode) | 206 | | Figure 29. | AC timing diagram for high-speed external clock source (analog mode) | 207 | | Figure 30. | AC timing diagram for low-speed external square clock source | 207 | | Figure 31. | AC timing diagram for low-speed external sinusoidal clock source | 208 | | Figure 32. | Typical application with a 8 MHz crystal | 209 | | Figure 33. | Typical application with a 32.768 kHz crystal | 210 | | Figure 34. | HSI48 frequency versus temperature | | | Figure 35. | I/O input characteristics (all I/Os except BOOT0 and FT_c) | | | Figure 36. | Output AC characteristics definition | | | Figure 37. | Recommended NRST pin protection | | | Figure 38. | ADC accuracy characteristics | | | Figure 39. | Typical connection diagram when using the ADC | | | · · | with FT/TT pins featuring analog switch function | 240 | | Figure 40. | 12-bit buffered/non-buffered DAC | 249 | | Figure 41. | V <sub>REFBUF OUT</sub> versus temperature (VRS = 000) | 252 | | Figure 42. | V <sub>REFBUF</sub> OUT versus temperature (VRS = 001) | 253 | | Figure 43. | V <sub>REFBUF</sub> OUT versus temperature (VRS = 010) | 253 | | Figure 44. | V <sub>REFBUF</sub> OUT versus temperature (VRS = 011) | 253 | | Figure 45. | OPAMP voltage noise density, normal mode, $R_{LOAD} = 3.9 \text{ k}\Omega$ | | | Figure 46. | OPAMP voltage noise density, low-power mode, $R_{LOAD} = 20 \text{ k}\Omega \dots \dots$ | | | Figure 47. | ADF timing diagram | | | | | | 13/341 List of figures STM32U575xx | Figure 48. | MDF timing diagram | | |--------------------------|-------------------------------------------------------------|--| | Figure 49. | DCMI timing diagram | | | Figure 50. | PSSI transmit timing diagram | | | Figure 51. | PSSI receive timing diagram | | | Figure 52. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | | | Figure 53. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | | | Figure 54. | Asynchronous multiplexed PSRAM/NOR read waveforms | | | Figure 55. | Asynchronous multiplexed PSRAM/NOR write waveforms | | | Figure 56. | Synchronous multiplexed NOR/PSRAM read timings | | | Figure 57. | Synchronous multiplexed PSRAM write timings | | | Figure 58. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Figure 59. | Synchronous non-multiplexed PSRAM write timings | | | Figure 60. | NAND controller waveforms for read access | | | Figure 61. | NAND controller waveforms for write access | | | Figure 62. | NAND controller waveforms for common memory read access | | | Figure 63. | NAND controller waveforms for common memory write access | | | Figure 64. | OCTOSPI timing diagram - SDR mode | | | Figure 65. | OCTOSPI timing diagram - DDR mode | | | Figure 66. | OCTOSPI HyperBus clock | | | Figure 67. | OCTOSPI HyperBus read | | | Figure 68. | OCTOSPI HyperBus read with double latency | | | Figure 69. | OCTOSPI HyperBus write | | | Figure 70. | SD high-speed mode | | | Figure 71. | SD default mode | | | Figure 72. | SDMMC DDR mode | | | Figure 73. | USART timing diagram in SPI lalaya mada | | | Figure 74. | USART timing diagram in SPI slave mode | | | Figure 75. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 76.<br>Figure 77. | SPI timing diagram - master mode | | | Figure 77. | SAI master timing diagram | | | Figure 79. | SAI slave timing diagram | | | Figure 80. | JTAG timing diagram | | | Figure 81. | SWD timing diagram | | | Figure 82. | UFQFPN48 – Outline | | | Figure 83. | UFQFPN48 – Footprint example | | | Figure 84. | UFQFPN48 marking example (package top view) | | | Figure 85. | LQFP48 - Outline <sup>(15)</sup> | | | Figure 86. | LQFP48 - Footprint example | | | Figure 87. | LQFP48 marking example (package top view) | | | Figure 88. | LQFP64 - Outline <sup>(15)</sup> | | | Figure 89. | LQFP64 - Footprint example | | | Figure 90. | LQFP64 marking example (package top view) | | | Figure 91. | WLCSP90 - Outline | | | Figure 92. | WLCSP90 - Recommended footprint | | | Figure 93. | WLCSP90 marking example (package top view) | | | Figure 94. | LQFP100 - Outline <sup>(15)</sup> | | | Figure 95. | LQFP100 - Footprint example | | | Figure 96. | LQFP100 marking example (package top view) | | | Figure 97. | UFBGA132 - Outline | | | Figure 98. | UFBGA132 - Footprint example | | | Figure 99. | UFBGA132 marking example (package top view) | | | _ | J , ,, , | | | STM32U575xx | List of figures | |-------------|-----------------| |-------------|-----------------| | Figure 100. | LQFP144 - Outline <sup>(15)</sup> | 323 | |-------------|---------------------------------------------|-----| | Figure 101. | LQFP144 - Footprint example | 326 | | Figure 102. | LQFP144 marking example (package top view) | 327 | | Figure 103. | UFBGA169 - Outline | 328 | | Figure 104. | UFBGA169 - Footprint example | 329 | | Figure 105. | UFBGA169 marking example (package top view) | 330 | Introduction STM32U575xx ### 1 Introduction This document provides the ordering information and mechanical device characteristics of the STM32U575xx microcontrollers. For information on the Arm<sup>®(a)</sup> Cortex<sup>®</sup>-M33 core, refer to the Cortex<sup>®</sup>-M33 Technical reference manual, available from the www.arm.com website. For information on the device errata with respect to the datasheet and reference manual, refer to the STM32U575xx and STM32U585xx errata sheet (ES0499). a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. STM32U575xx Description ## 2 Description The STM32U575xx devices belong to an ultra-low-power microcontrollers family (STM32U5 series) based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M33 32-bit RISC core. They operate at a frequency of up to 160 MHz. The Cortex<sup>®</sup>-M33 core features a single-precision FPU (floating-point unit), that supports all the Arm<sup>®</sup> single-precision data-processing instructions and all the data types. The Cortex<sup>®</sup>-M33 core also implements a full set of DSP (digital signal processing) instructions and a MPU (memory protection unit) that enhances the application security. The devices embed high-speed memories (up to 2 Mbytes of flash memory and 786 Kbytes of SRAM), an FSMC (flexible external memory controller) for static memories (for devices with packages of 90 pins and more), two Octo-SPI flash memory interfaces (at least one Quad-SPI available on all packages) and an extensive range of enhanced I/Os and peripherals connected to three APB buses, three AHB buses and a 32-bit multi-AHB bus matrix. The devices offer security foundation compliant with the TBSA (trusted-based security architecture) requirements from Arm<sup>®</sup>. It embeds the necessary security features to implement a secure boot, secure data storage and secure firmware update. Besides these capabilities, the devices incorporate a secure firmware installation feature that allows the customer to secure the provisioning of the code during its production. A flexible lifecycle is managed thanks to multiple levels of readout protection and debug unlock with password. Firmware hardware isolation is supported thanks to securable peripherals, memories and I/Os, and privilege configuration of peripherals and memories. The devices feature several protection mechanisms for embedded flash memory and SRAM: readout protection, write protection, secure, and hide protection areas. The devices embed several peripherals reinforcing security: with DPA resistance, a HASH hardware accelerator, and a true random number generator. The devices offer active tamper detection and protection against transient and environmental perturbation attacks, thanks to several internal monitoring generating secret data erase in case of attack. This helps to fit the PCI requirements for point of sales applications. The devices offer one fast 14-bit ADC (2.5 Msps), one 12-bit ADC (2.5 Msps), two comparators, two operational amplifiers, two DAC channels, an internal voltage reference buffer, a low-power RTC, four 32-bit general-purpose timers, two 16-bit PWM timers dedicated to motor control, three 16-bit general-purpose timers, two 16-bit basic timers and four 16-bit low-power timers. The devices support an MDF (multifunction digital filter) with six filters dedicated to the connection of external sigma-delta modulators. Another low-power digital filter dedicated to audio signals is embedded (ADF), with one filter supporting sound-activity detection. The devices embed also a Chrom-ART Accelerator dedicated to graphic applications, and mathematical accelerators (a trigonometric functions accelerator plus a filter mathematical accelerator). In addition, up to 22 capacitive sensing channels are available. The devices also feature standard and advanced communication interfaces such as: four I<sup>2</sup>Cs, three SPIs, three USARTs, two UARTs, one low-power UART, two SAIs, one digital camera interface (DCMI), two SDMMCs, one FDCAN, one USB OTG full-speed, DS13737 Rev 9 17/341 Description STM32U575xx one USB Type-C /USB Power Delivery controller, and one generic synchronous 8-/16-bit PSSI (parallel data input/output slave interface). The devices operate in the –40 to +85 °C (+105 °C junction) and –40 to +125 °C (+130 °C junction) temperature ranges from a 1.71 to 3.6 V power supply. A comprehensive set of power-saving modes allow the design of low-power applications. Many peripherals (including communication, analog, timers, and audio peripherals) can be functional and autonomous down to Stop mode with direct memory access, thanks to LPBAM support (low-power background autonomous mode). Some independent power supplies are supported like an analog independent supply input for ADC, DACs, OPAMPs and comparators, a 3.3 V dedicated supply input for USB and up to 14 I/Os that can be supplied independently down to 1.08 V. A VBAT input is available for connecting a backup battery in order to preserve the RTC functionality and to backup 32 32-bit registers and 2-Kbyte SRAM. The devices offer eight packages from 48 to 169 pins. Table 2. STM32U575xx features and peripheral counts | Peripherals | | STM32U575CG/I | STM32U575RG/I | STM32U575OG/I | STM32U575VG/I | STM32U575QG/I | STM32U575ZG/I | STM32U575AG/I | |---------------------------------|------------------------------------------|-----------------------------------------|---------------|---------------|---------------|---------------|---------------|---------------| | Flash memory (I | Mbytes) | | 1 (for | STM32U57 | 5xG) - 2 (fo | or STM32U | 575xl) | | | SRAM | System (Kbytes) | | | 784 (1 | 92+64+51 | 2+16) | | | | Backup (bytes) | | 2048 backup SRAM + 128 backup registers | | | | | | | | External memory static memories | No Yes <sup>(1)</sup> Yes <sup>(2)</sup> | | | | | | | | | OCTOSPI | | 2 <sup>(3)</sup> 2 | | | | | | | | | Advanced control | 2 (16 bits) | | | | | | | | | General purpose | 4 (32 bits) and 3 (16 bits) | | | | | | | | | Basic | | | | 2 (16 bits) | | | | | Timers | Low power | | | | 4 (16 bits) | | | | | | SysTick timer | | | | 2 | | | | | | Watchdog timers (independent, window) | | 2 | | | | | | STM32U575xx Description Table 2. STM32U575xx features and peripheral counts (continued) | Table 2. 31 M32037 3XX leatures and peripheral counts (continued) | | | | | | | | 1 | | |-------------------------------------------------------------------|-------------------------|-----------------------------|------------------------------|---------------|---------------|---------------|---------------|---------------|--| | Peripherals | | STM32U575CG/I | STM32U575RG/I | STM32U5750G/I | STM32U575VG/I | STM32U575QG/I | STM32U575ZG/I | STM32U575AG/I | | | | SPI | | | | 3 | | | | | | | I2C | | | | 4 | | | | | | | USART | | | | 3 | | | | | | | UART | 1 | | | 2 | 2 | | | | | | LPUART | | | | 1 | | | | | | Communication | SAI | | 1 | | | 2 | 2 | | | | interfaces | FDCAN | | | | 1 | | | | | | | OTG FS | | | | Yes | | | | | | | UCPD | | | | Yes | | | | | | | SDMMC | 0 | | | 2 | (4) | | | | | | Camera interface | No Yes/No <sup>(5)</sup> | | Yes | | | | | | | | PSSI | No | No Yes/No <sup>(5)</sup> Yes | | | | | | | | MDF (multi-funct | ion digital filter) | Yes (2 filters) (6 filters) | | | | | | | | | ADF (audio digita | al filter) | Yes | | | | | | | | | CORDIC co-prod | cessor | Yes | | | | | | | | | FMAC (filter mati accelerator) | hematical | Yes | | | | | | | | | RTC (real-time c | lock) | | | | Yes | | | | | | Tamper pins (with with SMPS) | hout SMPS / | 3/3 | 4/3 | -/8 | 8/7 | 8/8 | 8/7 | 8/8 | | | Active tampers (with SMPS)(6) | without SMPS / | 2/2 | 3/2 | -/7 | 7/6 | 7/7 | 7/6 | 7/7 | | | True random number generator | | Yes | | | | | | | | | HASH (SHA-256) | | | | | Yes | | | | | | GPIOs (without SMPS / with SMPS) | | 37 / 33 | 51 / 47 | 69 | 82 / 79 | 110 / 106 | 114 / 111 | 136 / 133 | | | Wake-up pins (without SMPS / with SMPS) | | 17 / 15 | 18 / 17 | 23 | 23 / 22 | 24 / 24 | 24 / 23 | 24 / 24 | | | Number of I/Os down to 1.08 V (without SMPS / with SMPS) | | 0/0 | 0/0 | 6 | 0/0 | 13 / 10 | 14 / 13 | 14 / 11 | | | Capacitive sension Number of channer / with SMPS) | ng<br>els (without SMPS | 5/4 | 10 / 9 | 11 | 19 / 18 | 22 / 22 | 22 / 21 | 22 / 22 | | Description STM32U575xx Table 2. STM32U575xx features and peripheral counts (continued) | Peripherals | | STM32U575CG/I | STM32U575RG/I | STM32U575OG/I | STM32U575VG/I | STM32U575QG/I | STM32U575ZG/I | STM32U575AG/I | | |----------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|---------------|---------------|---------------|--| | | 12-bit ADC | 0) | 6) | Ø | 1 | o) | o, | 0) | | | | | | | | • | | | | | | ADC | 14-bit ADC | | | | 1 | T | T | | | | ADC | Nbr of channels<br>(without SMPS /<br>with SMPS) | 11 / 10 | 17 / 15 | 16 | 20 / 18 | 24 / 24 | 24 / 22 | 24 / 24 | | | DAC Number of 12-bit D-to-A converters | | 2 | | | | | | | | | Internal voltage r | eference buffer | No Yes | | | | | | | | | Analog compara | tor | 2 | | | | | | | | | Operational amp | lifiers | 2 | | | | | | | | | Maximum CPU f | requency | 160 MHz | | | | | | | | | Operating voltag | е | 1.71 to 3.6 V | | | | | | | | | Operating temperature | | Ambient operating temperature: –40 to +85 °C / –40 to +125 °C Junction temperature: –40 to +105 °C / –40 to +130 °C | | | | | | °C | | | Package | | LQFP48,<br>UFQFPN<br>48 | LQFP64 | WLCSP<br>90 | LQFP<br>100 | UFBGA<br>132 | LQFP144 | UFBGA<br>169 | | <sup>1.</sup> For the WLCSP90 package, FSMC can only support 8-bit LCD interface. <sup>2.</sup> For the LQFP100 package, only FSMC Bank1 is available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 chip select. <sup>3.</sup> Two OCTOSPIs are available only in Muxed mode. <sup>4.</sup> When both are used simultaneously, one supports only SDIO interface. <sup>5.</sup> Available on packages without SMPS, not available on packages with SMPS. <sup>6.</sup> Active tampers in output sharing mode (one output shared by all inputs). STM32U575xx Description Figure 1. STM32U575xx block diagram ### 3 Functional overview ### 3.1 Arm Cortex-M33 core with TrustZone and FPU The Cortex-M33 with TrustZone and FPU is a highly energy-efficient processor designed for microcontrollers and deeply embedded applications, especially those requiring efficient security. The Cortex-M33 processor delivers a high computational performance with low-power consumption and an advanced response to interrupts. It features: - Arm TrustZone technology, using the Armv8-M main extension supporting secure and nonsecure states - MPUs (memory protection units), supporting up to 16 regions for secure and nonsecure applications - Configurable SAU (secure attribute unit) supporting up to eight memory regions as secure or nonsecure - Floating-point arithmetic functionality with support for single precision arithmetic The processor supports a set of DSP instructions that allows an efficient signal processing and a complex algorithm execution. The Cortex-M33 processor supports the following bus interfaces: System AHB bus: The S-AHB (system AHB) bus interface is used for any instruction fetch and data access to the memory-mapped SRAM, peripheral, external RAM and external device, or Vendor\_SYS regions of the Armv8-M memory map. Code AHB bus: The C-AHB (code AHB) bus interface is used for any instruction fetch and data access to the code region of the Armv8-M memory map. Figure 1 shows the general block diagram of the STM32U575xx devices. # 3.2 ART Accelerator (ICACHE and DCACHE) ### 3.2.1 Instruction cache (ICACHE) The ICACHE is introduced on C-AHB code bus of Cortex-M33 processor to improve performance when fetching instruction (or data) from both internal and external memories. ICACHE offers the following features: - Multibus interface: - Slave port receiving the memory requests from the Cortex-M33 C-AHB code execution port - Master1 port performing refill requests to internal memories (Flash memory and SRAMs) - Master2 port performing refill requests to external memories (external flash memory and RAMs through Octo-SPI and FMC interfaces) - Second slave port dedicated to ICACHE registers access - Close to zero wait-states instructions/data access performance: - 0 wait-state on cache hit - Hit-under-miss capability, allowing to serve new processor requests while a line refill (due to a previous cache miss) is still ongoing - Critical-word-first refill policy, minimizing processor stalls on cache miss - Hit ratio improved by two-ways set-associative architecture and pLRU-t replacement policy (pseudo-least-recently-used, based on binary tree), algorithm with best complexity/performance balance - Dual master ports allowing to decouple internal and external memory traffics, on fast and slow buses, respectively; also minimizing impact on interrupt latency - Optimal cache line refill thanks to AHB burst transactions (of the cache line size) - Performance monitoring by means of a hit counter and a miss counter - Extension of cacheable region beyond the code memory space, by means of address remapping logic that allows four cacheable external regions to be defined - Power consumption reduced intrinsically (more accesses to cache memory rather to bigger main memories); even improved by configuring ICACHE as direct mapped (rather than the default two-ways set-associative mode) - TrustZone security support - Maintenance operation for software management of cache coherency - Error management: detection of unexpected cacheable write access, with optional interrupt raising ### 3.2.2 Data cache (DCACHE) The DCACHE is introduced on S-AHB system bus of Cortex-M33 processor to improve the performance of data traffic to/from external memories. DCACHE offers the following features: - Multibus interface: - Slave port receiving the memory requests from the Cortex-M33 S-AHB system port - Master port performing refill requests to external memories (external flash memory and RAMs through Octo-SPI and FMC interfaces) - Second slave port dedicated to DCACHE registers access - Close to zero wait-states external data access performance: - Zero wait-states on cache hit - Hit-under-miss capability, allowing to serve new processor requests to cached data, while a line refill (due to a previous cache miss) is still ongoing - Critical-word-first refill policy for read transactions, minimizing processor stalls on cache miss - Hit ratio improved by two-ways set-associative architecture and pLRU-t replacement policy (pseudo-least-recently-used, based on binary tree), algorithm with best complexity/performance balance - Optimal cache line refill thanks to AHB burst transactions (of the cache line size) - Performance monitoring by means of two hit counters (for read and write) and two miss counters (for read and write) - Supported cache accesses: - Both write-back and write-through policies supported (selectable with AHB bufferable attribute) - Read and write-back always allocated - Write-through always nonallocated (write-around) - Byte, half-word, and word writes supported - TrustZone security support - Maintenance operations for software management of cache coherency: - Full cache invalidation (noninterruptible) - Address range clean and/or invalidate operations (background task, interruptible) - Error management: detection of error for master port request initiated by DCACHE (line eviction or clean operation), with optional interrupt raising ### 3.3 Memory protection unit The MPU (memory protection unit) is used to manage the CPU accesses to the memory and to prevent one task to accidentally corrupt the memory or the resources used by any other active task. This memory area is organized into up to 16 protected areas. The MPU regions and registers are banked across secure and nonsecure states. The MPU is especially helpful for applications where some critical or certified code must be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. ### 3.4 Embedded flash memory The devices feature up to 2 Mbytes of embedded flash memory that is available for storing programs and data. The flash memory supports 10 000 cycles and up to 100 000 cycles on 512 Kbytes. A 128-bit instruction prefetch is implemented and can optionally be enabled. The flash memory interface features: - Dual-bank operating modes - Read-while-write (RWW) This allows a read operation to be performed from one bank while an erase or program operation is performed to the other bank. The dual-bank boot is also supported. Each bank contains 128 pages of 8 Kbytes. The flash memory also embeds 512-byte OTP (one-time programmable) for user data. The whole nonvolatile memory embeds the ECC (error correction code) feature supporting: - single-error detection and correction - double-error detection - ECC fail address report ### 3.4.1 Flash memory protection The option bytes allow the configuration of flexible protections: • write protection (WRP) to protect areas against erasing and programming. Two areas per bank can be selected with 8-Kbyte granularity. - RDP (readout protection) to protect the whole memory, has four levels of protection available (see *Table 3* and *Table 4*): - Level 0: no readout protection - Level 0.5: available only when TrustZone is enabled All read/write operations (if no write protection is set) from/to the nonsecure flash memory are possible. The debug access to secure area is prohibited. Debug access to nonsecure area remains possible. - Level 1: memory readout protection The flash memory cannot be read from or written to if either the debug features are connected or the boot in RAM or bootloader are selected. If TrustZone is enabled, the nonsecure debug is possible and the boot in SRAM is not possible. Regressions from Level 1 to lower levels can be protected by password authentication. - Level 2: chip readout protection The debug features, the boot in RAM and the bootloader selection are disabled. A secure secret key can be configured in the secure options to allow the regression capability from level 2 to level 1. By default (key not configured), this level 2 selection is irreversible and JTAG/SWD interfaces are disabled. If the secret key was previously configured in lower RDP levels, the device enables the RDP regression from level 2 to level 1 after password authentication through JTAG/SWD interface. In order to reach the best protection level, it is recommended to activate TrustZone and to set the RDP Level 2 with password authentication regression enabled. Table 3. Access status versus protection level and execution modes when TZEN = 0 | Area | RDP<br>level | | Jser execution<br>from Flash me | | Debug/boot from RAM/ bootloader <sup>(1)</sup> | | | | |-----------------------------|--------------|------|---------------------------------|-------|------------------------------------------------|--------------------|-------------------|--| | | 10 7 01 | Read | Write | Erase | Read | Write | Erase | | | Flash main memory | 1 | Yes | Yes | Yes | No | No | No <sup>(4)</sup> | | | riasii maiii memory | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | | System memory (2) | 1 | Yes | No | No | Yes | No | No | | | System memory (7 | 2 | Yes | No | No | N/A | N/A | N/A | | | Option bytes <sup>(3)</sup> | 1 | Yes | Yes <sup>(4)</sup> | N/A | Yes | Yes <sup>(4)</sup> | N/A | | | Option bytes(*) | 2 | Yes | No <sup>(5)</sup> | N/A | N/A | N/A | N/A | | | ОТР | 1 | Yes | Yes <sup>(6)</sup> | N/A | Yes | Yes <sup>(6)</sup> | N/A | | | | 2 | Yes | Yes <sup>(6)</sup> | N/A | N/A | N/A | N/A | | Note: Table 3. Access status versus protection level and execution modes when TZEN = 0 (continued) | Area | RDP<br>level | User execution (boot from Flash memory) | | | Debug/boot from RAM/ bootloader <sup>(1)</sup> | | | | |------------------|--------------|-----------------------------------------|-------|-------|------------------------------------------------|-------|--------------------|--| | | ievei | Read | Write | Erase | Read | Write | Erase | | | Backup registers | 1 | Yes | Yes | N/A | No | No | N/A <sup>(7)</sup> | | | Dackup registers | 2 | Yes | Yes | N/A | N/A | N/A | N/A | | | SRAM2/backup | 1 | Yes | Yes | N/A | No | No | N/A <sup>(8)</sup> | | | RAM | 2 | Yes | Yes | N/A | N/A | N/A | N/A | | - 1. When the protection level 2 is active, the debug port, the boot from RAM and the boot from system memory are disabled. - 2. The system memory is only read-accessible, whatever the protection level (0, 1 or 2) and execution mode. - 3. Option bytes are only accessible through the flash memory registers and OPSTRT bit. - 4. The flash main memory is erased when the RDP option byte changes from level 1 to level 0. - 5. SWAP\_BANK option bit can be modified. - 6. OTP can only be written once. - 7. The backup registers are erased when RDP changes from level 1 to level 0. - 8. All SRAMs are erased when RDP changes from level 1 to level 0. Table 4. Access status versus protection level and execution modes when TZEN = 1 | Area | RDP<br>level | | Jser executio<br>from flash me | | Debug/ bootloader <sup>(1)</sup> | | | | |-----------------------------|--------------|------|--------------------------------|-------|----------------------------------|--------------------|--------------------|--| | | ievei | Read | Write | Erase | Read | Write | Erase | | | | 0.5 | Yes | Yes | Yes | Yes <sup>(2)</sup> | Yes <sup>(2)</sup> | Yes <sup>(2)</sup> | | | Flash main memory | 1 | Yes | Yes | Yes | No | No | No <sup>(5)</sup> | | | | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | | | 0.5 | Yes | No | No | Yes | No | No | | | System memory (3) | 1 | Yes | No | No | Yes | No | No | | | | 2 | Yes | No | No | N/A | N/A | N/A | | | | 0.5 | Yes | Yes <sup>(5)</sup> | N/A | Yes | Yes (5) | N/A | | | Option bytes <sup>(4)</sup> | 1 | Yes | Yes <sup>(5)</sup> | N/A | Yes | Yes <sup>(5)</sup> | N/A | | | | 2 | Yes | No <sup>(6)</sup> | N/A | N/A | N/A | N/A | | | | 0.5 | Yes | Yes <sup>(7)</sup> | N/A | Yes | Yes <sup>(7)</sup> | N/A | | | ОТР | 1 | Yes | Yes <sup>(7)</sup> | N/A | Yes | Yes <sup>(7)</sup> | N/A | | | | 2 | Yes | Yes <sup>(7)</sup> | N/A | N/A | N/A | N/A | | Table 4. Access status versus protection level and execution modes when TZEN = 1 (continued) | Area | RDP<br>level | User execution (boot from flash memory) | | | Debug/ bootloader <sup>(1)</sup> | | | |---------------------|--------------|-----------------------------------------|-------|-------|----------------------------------|--------------------|--------------------| | | ievei | Read | Write | Erase | Read | Write | Erase | | | 0.5 | Yes | Yes | N/A | Yes <sup>(2)</sup> | Yes <sup>(2)</sup> | N/A <sup>(8)</sup> | | Backup registers | 1 | Yes | Yes | N/A | No | No | N/A <sup>(8)</sup> | | | 2 | Yes | Yes | N/A | N/A | N/A | N/A | | | 0.5 | Yes | Yes | N/A | Yes <sup>(2)</sup> | Yes <sup>(2)</sup> | N/A <sup>(9)</sup> | | SRAM2/backup<br>RAM | 1 | Yes | Yes | N/A | No | No | N/A <sup>(9)</sup> | | | 2 | Yes | Yes | N/A | N/A | N/A | N/A | - 1. When the protection level 2 is active, the debug port and the bootloader mode are disabled. - 2. Depends on TrustZone security access rights. - 3. The system memory is only read-accessible, whatever the protection level (0, 1 or 2) and execution mode. - 4. Option bytes are only accessible through the flash memory registers and OPSTRT bit. - 5. The flash main memory is erased when the RDP option byte regresses from level 1 to level 0. - 6. SWAP\_BANK option bit can be modified. - 7. OTP can only be written once. - 8. The backup registers are erased when RDP changes from level 1 to level 0. - 9. All SRAMs are erased when RDP changes from level 1 to level 0. ### 3.4.2 Additional flash memory protections when TrustZone activated When the TrustZone security is enabled through option bytes, the whole flash memory is secure after reset, and the following protections are available: - nonvolatile watermark-based secure flash memory area The secure area can be accessed only in secure mode. One area per bank can be selected with a page granularity. - secure HDP (hide protection area) - It is part of the flash memory secure area and can be protected to deny an access to this area by any data read, write and instruction fetch. For example, a software code in the secure flash memory hide protection area can be executed only once and deny any further access to this area until next system reset. One area per bank can be selected at the beginning of the secure area. - volatile block-based secure flash memory area Each page can be programmed on-the-fly as secure or nonsecure. ### 3.4.3 FLASH privilege protection Each flash memory page can be programmed on-the-fly as privileged or unprivileged. ### 3.5 Embedded SRAMs Five SRAMs are embedded in the STM32U575xx devices, each with specific features. SRAM1, SRAM2, and SRAM3 are the main SRAMs. SRAM4 is in the SRAM used for peripherals LPBAM (low-power background autonomous mode) in Stop 2 mode. These SRAMs are made of several blocks that can be powered down in Stop mode to reduce consumption: - SRAM1: three 64-Kbyte blocks (total 192 Kbytes) - SRAM2: 8-Kbyte + 56-Kbyte blocks (total 64 Kbytes) with optional ECC. In addition, SRAM2 blocks can be retained in Standby mode. - SRAM3: eight 64-Kbyte blocks (total 512 Kbytes) with optional ECC. When ECC is enabled, 256 Kbytes support ECC and 192 Kbytes of SRAM3 can be accessed without ECC. - SRAM4: 16 Kbytes - BKPSRAM (backup SRAM): 2 Kbytes with optional ECC. The BKPSRAM can be retained in all low-power modes and when V<sub>DD</sub> is off in V<sub>BAT</sub> mode, but not in Shutdown mode. ### 3.5.1 SRAMs TrustZone security When the TrustZone security is enabled, all SRAMs are secure after reset. The SRAM1, SRAM2, SRAM3, SRAM4 can be programmed as secure or nonsecure by blocks, using the MPCBB (block-based memory protection controller). The granularity of SRAM secure block based is a page of 512 bytes. Backup SRAM regions can be programmed as secure or nonsecure with watermark, using the TZSC (TrustZone security controller) in the GTZC (global TrustZone controller). ### 3.5.2 SRAMs privilege protection The SRAM1, SRAM2, SRAM3, SRAM4 can be programmed as privileged or unprivileged by blocks, using the MPCBB. The granularity of SRAM privilege block based is a page of 512 bytes. Backup SRAM regions can be programmed as privileged or unprivileged with watermark, using the TZSC (TrustZone security controller) in the GTZC (global TrustZone controller). ### 3.6 TrustZone security architecture The security architecture is based on Arm TrustZone with the Armv8-M main extension. The TrustZone security is activated by the TZEN option bit in the FLASH\_OPTR register. When the TrustZone is enabled, the SAU (security attribution unit) and IDAU (implementation defined attribution unit) define the access permissions based on secure and nonsecure state. - SAU: up to eight SAU configurable regions are available for security attribution. - IDAU: It provides a first memory partition as nonsecure or nonsecure callable attributes. It is then combined with the results from the SAU security attribution and the higher security state is selected. Based on IDAU security attribution, the flash memory, system SRAM, and peripheral memory space is aliased twice for secure and nonsecure states. However, the external memory space is not aliased. The table below shows an example of typical SAU region configuration based on IDAU regions. The user can split and choose the secure, nonsecure, or NSC regions for external memories as needed. Table 5. Example of memory map security attribution versus SAU configuration regions | Region<br>description | Address range | IDAU security attribution | SAU security<br>attribution typical<br>configuration | Final security attribution | | |--------------------------|----------------------------|---------------------------|------------------------------------------------------|----------------------------|--| | Code - external memories | 0x0000 0000<br>0x07FF FFFF | Nonsecure | Secure or nonsecure or NSC <sup>(1)</sup> | Secure or nonsecure or NSC | | | Code - Flash and SRAM | 0x0800 0000<br>0x0BFF FFFF | Nonsecure | Nonsecure | Nonsecure | | | Code - Flash and SRAW | 0x0C00 0000<br>0x0FFF FFFF | NSC | Secure or NSC | Secure or NSC | | | Code - external memories | 0x1000 0000<br>0x17FF FFFF | Nonsecure | | | | | Code - external memories | 0x1800 0000<br>0x1FFF FFFF | Nonsecure | Nonsecure | | | | SRAM | 0x2000 0000<br>0x2FFF FFFF | Nonsecure | | | | | SIVAIVI | 0x3000 0000<br>0x3FFF FFFF | NSC | Secure or NSC | Secure or NSC | | | Peripherals | 0x4000 0000<br>0x4FFF FFFF | Nonsecure | Nonsecure | Nonsecure | | | reliplicials | 0x5000 0000<br>0x5FFF FFFF | NSC | Secure or NSC | Secure or NSC | | | External memories | 0x6000 0000<br>0xDFFF FFFF | Nonsecure | Secure or nonsecure or NSC | Secure or nonsecure or NSC | | <sup>1.</sup> NSC = nonsecure callable. ### 3.6.1 TrustZone peripheral classification When the TrustZone security is active, a peripheral can be either securable or TrustZone-aware type as follows: - securable: peripheral protected by an AHB/APB firewall gate that is controlled from TZSC to define security properties - TrustZone-aware: peripheral connected directly to AHB or APB bus and implementing a specific TrustZone behavior such as a subset of registers being secure ### 3.6.2 Default TrustZone security state The default system security state is detailed below: - CPU: - Cortex-M33 is in secure state after reset. The boot address must be in secure address. - Memory map: - SAU is fully secure after reset. Consequently, all memory map is fully secure. Up to eight SAU configurable regions are available for security attribution. - Flash memory: - Flash memory security area is defined by watermark user options. - Flash memory block based area is nonsecure after reset. - SRAMs: - All SRAMs are secure after reset. MPCBB (memory protection block based controller) is secure. - External memories: - FSMC, OCTOSPI banks are secure after reset. MPCWMx (memory protection watermark based controller) is secure. - Peripherals - Securable peripherals are nonsecure after reset. - TrustZone-aware peripherals are nonsecure after reset. Their secure configuration registers are secure. - All GPIOs are secure after reset. - Interrupts: - NVIC: All interrupts are secure after reset. NVIC is banked for secure and nonsecure state. - TZIC: All illegal access interrupts are disabled after reset. ### 3.7 Boot modes At startup, a BOOT0 pin, nBOOT0, NSBOOTADDx[24:0] (x = 0, 1) and SECBOOTADD0[24:0] option bytes are used to select the boot memory address that includes: - Boot from any address in user flash memory. - Boot from system memory bootloader. - Boot from any address in embedded SRAM. - Boot from RSS (root security services). The BOOT0 value comes from the PH3-BOOT0 pin or from an option bit depending on the value of a user option bit to free the GPIO pad if needed. The bootloader is located in the system memory, programmed by ST during production. The bootloader is used to reprogram the flash memory by using USART, I2C, SPI, FDCAN, or USB FS in device mode through the DFU (device firmware upgrade). The bootloader is available on all devices. Refer to the application note *STM32 microcontroller system memory boot mode* (AN2606) for more details. The RSS are embedded in a flash memory area named secure information block, programmed during ST production. For example, the RSS enable the SFI (secure firmware installation), thanks to the RSSe SFI (RSS extension firmware). This feature allows customer to produce the confidentiality of the firmware to be provisioned into the STM32, when production is subcontracted to untrusted third party. The RSS are available on all devices, after enabling the TrustZone through the TZEN option bit. Refer to the application note *Overview secure firmware install* (SFI) (AN4992) for more details. Refer to *Table 6* and *Table 7* for boot modes when TrustZone is disabled and enabled respectively. Table 6. Boot modes when TrustZone is disabled (TZEN = 0) | nBOOT0<br>FLASH_<br>OPTR[27] | BOOT0<br>pin PH3 | nSWBOOT0<br>FLASH_<br>OPTR[26] | Boot address<br>option-byte<br>selection | Boot area | ST programmed default value | |------------------------------|------------------|--------------------------------|------------------------------------------|------------------------------------------------------------|-----------------------------| | - | 0 | 1 | NSBOOTADD0[24:0] | Boot address defined by user option bytes NSBOOTADD0[24:0] | Flash: 0x0800 0000 | | - | 1 | 1 | NSBOOTADD1[24:0] | Boot address defined by user option bytes NSBOOTADD1[24:0] | Bootloader:<br>0x0BF9 0000 | | 1 | - | 0 | NSBOOTADD0[24:0] | Boot address defined by user option bytes NSBOOTADD0[24:0] | Flash: 0x0800 0000 | | 0 | - | 0 | NSBOOTADD1[24:0] | Boot address defined by user option bytes NSBOOTADD1[24:0] | Bootloader:<br>0x0BF9 0000 | When TrustZone is enabled by setting the TZEN option bit, the boot space must be in the secure area. The SECBOOTADD0[24:0] option bytes are used to select the boot secure memory address. A unique boot entry option can be selected by setting the BOOT\_LOCK option bit, allowing to boot always at the address selected by SECBOOTADD0[24:0] option bytes. All other boot options are ignored. 31/341 Table 7. Boot modes when TrustZone is enabled (TZEN = 1) | BOOT_<br>LOCK | nBOOT0<br>FLASH_<br>OPTR[27] | BOOT0<br>pin<br>PH3 | nSWBOOT0<br>FLASH_<br>OPTR[26] | RSS<br>com-<br>mand | Boot address<br>option-bytes<br>selection | Boot area | ST pro-<br>grammed<br>default value | |---------------|------------------------------|---------------------|--------------------------------|---------------------|-------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------| | | - | 0 | 1 | 0 | SECBOOTADD0<br>[24:0] | Secure boot address<br>defined by user<br>option bytes<br>SECBOOTADD0[24:0] | Flash: 0x0C00 0000 | | | - | 1 | 1 | 0 | N/A | RSS | RSS:<br>0x0FF8 0000 | | 0 | 1 | - | 0 | 0 | SECBOOTADD0<br>[24:0] | Secure boot address<br>defined by user<br>option bytes<br>SECBOOTADD0[24:0] | Flash: 0x0C00 0000 | | | 0 | - | 0 | 0 | N/A | RSS | RSS:<br>0x0FF8 0000 | | | - | 1 | - | ≠0 | N/A | RSS | RSS:<br>0x0FF8 0000 | | 1 | - | - | - | - | SECBOOTADD0<br>[24:0] | Secure boot address<br>defined by user<br>option bytes<br>SECBOOTADD0[24:0] | Flash: 0x0C00 0000 | The boot address option bytes allow any boot memory address to be programmed. However, the allowed address space depends on the flash memory RDP level. If the programmed boot memory address is out of the allowed memory mapped area when RDP level is 0.5 or more, the default boot address is forced either in secure flash memory or nonsecure flash memory, depending on TrustZone security option as described in the table below. Table 8. Boot space versus RDP protection | RDP | TZEN = 1 | TZEN = 0 | | | |-----|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--| | 0 | Any boot address | Any boot address | | | | 0.5 | | N/A | | | | 1 | Boot address only in RSS or secure Flash memory: | Any boot address | | | | 2 | 0x0C00 0000 - 0x0C1F FFFF Otherwise, forced boot address is 0x0FF8 0000. | Boot address only in Flash memory 0x0800 0000 - 0x081F FFFF Otherwise, forced boot address is 0x0800 0000. | | | ### 3.8 Global TrustZone controller (GTZC) GTZC is used to configure TrustZone and privileged attributes within the full system. The GTZC includes three different subblocks: TZSC: TrustZone security controller This subblock defines the secure/privilege state of slave/master peripherals. It also controls the nonsecure area size for the watermark memory peripheral controller (MPCWM). The TZSC block informs some peripherals (such as RCC or GPIOs) about the secure status of each securable peripheral, by sharing with RCC and I/O logic. TZIC: TrustZone illegal access controller This subblock gathers all security illegal access events in the system and generates a secure interrupt towards NVIC. MPCBB: MPCBB: block-based memory protection controller This subblock controls secure states of all memory blocks (512-byte pages) of the associated SRAM. This peripheral aims at configuring the internal RAM in a TrustZone system product having segmented SRAM with programmable-security and privileged attributes. The GTZC main features are: - Three independent 32-bit AHB interfaces for TZSC, TZIC, and MPCBB - Secure and nonsecure access supported for privileged/unprivileged part of TZSC - Set of registers to define product security settings: - Secure/privilege regions for external memories - Secure/privilege access mode for securable peripherals - Secure/privilege access mode for securable legacy masters ### 3.9 Power supply management The PWR (power controller) main features are: - Power supplies and supply domains - Core domain (V<sub>CORE</sub>) - V<sub>DD</sub> domain - Backup domain (V<sub>BAT</sub>) - Analog domain (V<sub>DDA</sub>) - SMPS power stage (V<sub>DDSMPS</sub>, available only on SMPS packages) - V<sub>DDIO2</sub> domain - V<sub>DDUSB</sub> for USB transceiver - System supply voltage regulation - SMPS step-down converter - Voltage regulator (LDO) - Power supply supervision - BOR monitor - PVD monitor - PVM monitor (V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>DDIO2</sub>) 4 DS13737 Rev 9 33/341 - Power management - Operating modes - Voltage scaling control - Low-power modes - V<sub>BAT</sub> battery charging - TrustZone security and privileged protection ### 3.9.1 Power supply schemes The devices require a 1.71 V to 3.6 V V<sub>DD</sub> operating voltage supply. Several independent supplies can be provided for specific peripherals: - V<sub>DD</sub> = 1.71 V to 3.6 V (functionality guaranteed down to V<sub>BORx</sub> min value) V<sub>DD</sub> is the external power supply for the I/Os, the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through the VDD pins. - V<sub>DDA</sub> = 1.58 V (COMPs) / 1.6 V (DACs, OPAMPs) / 1.62 V (ADCs) / 1.8 V (VREFBUF) to 3.6 V $V_{DDA}$ is the external analog power supply for ADCs, DACs, voltage reference buffer, operational amplifiers, and comparators. The $V_{DDA}$ voltage level is independent from the $V_{DD}$ voltage and must be connected to VDD or VSS pin (preferably to VDD) when these peripherals are not used. V<sub>DDSMPS</sub> = 1.71 V to 3.6 V $V_{DDSMPS}$ is the external power supply for the SMPS step-down converter. It is provided externally through VDDSMPS supply pin. It must be connected to the same supply VDD pin when the SMPS is used in the application. When the SMPS is not used, it is recommended to connect both $V_{DDSMPS}$ and $V_{LXSMPS}$ to GND. V<sub>LXSMPS</sub> is the switched SMPS step-down converter output. ste Note: The SMPS power supply pins are available only on a specific package with SMPS step-down converter option. V<sub>DDUSB</sub> = 3.0 V to 3.6 V $V_{DDUSB}$ is the external independent power supply for USB transceivers. $V_{DDUSB}$ voltage level is independent from the $V_{DD}$ voltage and must be connected to VDD or VSS pin (preferably to VDD) when the USB is not used. V<sub>DDIO2</sub> = 1.08 V to 3.6 V $V_{DDIO2}$ is the external power supply for 14 I/Os (port G[15:2]). The $V_{DDIO2}$ voltage level is independent from the $V_{DD}$ voltage and must be connected to VDD or VSS pin (preferably to VDD) when PG[15:2] are not used. - V<sub>BAT</sub> = 1.65 V to 3.6 V (functionality guaranteed down to V<sub>BOR\_VBAT</sub> min value) V<sub>BAT</sub> is the power supply for RTC, TAMP, external and internal clocks 32 kHz oscillators, and backup registers (through power switch) when V<sub>DD</sub> is not present. - VREF-, VREF+ V<sub>REF+</sub> is the input reference voltage for ADCs and DACs. It is also the output of the internal voltage reference buffer when enabled. V<sub>REF+</sub> can be grounded when ADC and DAC are not active. The internal voltage reference buffer supports four outputs: V<sub>REF+</sub> around 1.5 V. This requires V<sub>DDA</sub> ≥ 1.8 V. - V<sub>REF+</sub> around 1.8 V. This requires V<sub>DDA</sub> ≥ 2.1 V. - V<sub>REF+</sub> around 2.048 V. This requires V<sub>DDA</sub> ≥ 2.4 V. - V<sub>REF+</sub> around 2.5 V. This requires V<sub>DDA</sub> ≥ 2.8 V. VREF- and VREF+ pins are not available on all packages. When not available, they are bonded to VSSA and VDDA, respectively. When the VREF+ is double-bonded with VDDA in a package, the internal voltage reference buffer is not available and must be kept disabled. $V_{REF-}$ must always be equal to $V_{SSA}$ . The STM32U575xx devices embed two regulators: one LDO and one SMPS in parallel to provide the $V_{CORE}$ supply for digital peripherals, SRAM1, SRAM2, SRAM3, and SRAM4 and embedded flash memory. The SMPS generates this voltage on VDD11 (two pins), with a total external capacitor of 4.7 $\mu$ F typical. SMPS requires an external coil of 2.2 $\mu$ H typical. The LDO generates this voltage on VCAP pin connected to an external capacitor of 4.7 $\mu$ F typical. Both regulators can provide four different voltages (voltage scaling) and can operate in Stop modes. It is possible to switch from SMPS to LDO and from LDO to SMPS on-the-fly. 4 DS13737 Rev 9 35/341 Figure 2. STM32U575xQ power supply overview (with SMPS) 4 Figure 3. STM32U575xx power supply overview (without SMPS) In this document, $V_{DDIOx}$ (with x = 1 or 2) refers to the I/O power supply. $V_{DDIO1}$ is supplied by VDD. V<sub>DDIO2</sub> is the independent power supply for PG[15:2]. $V_{SW} = V_{DD}$ when $V_{DD}$ is above $V_{BOR0}$ , and $V_{SW} = V_{BAT}$ when $V_{DD}$ is below $V_{BOR0}$ . During power-up and power-down phases, the following power sequence requirements must be respected: - When $V_{DD}$ is below 1 V, other power supplies $(V_{DDA}, V_{DDIO2}, V_{DDUSB})$ must remain below V<sub>DD</sub> + 300 mV. - When $V_{DD}$ is above 1 V, all power supplies are independent. - During the power-down phase, V<sub>DD</sub> can temporarily become lower than other supplies only if the energy provided to the MCU remains below 1 mJ. This allows external decoupling capacitors to be discharged with different time constants during the power-down transient phase. Figure 4. Power-up /down sequence 1. $V_{DDX}$ refers to any power supply among $V_{DDA}$ , $V_{DDUSB}$ , and $V_{DDIO2}$ . ## 3.9.2 Power supply supervisor The devices have an integrated ultra-low-power BOR (Brownout reset) active in all modes (except for Shutdown mode). The BOR ensures proper operation of the device after power-on and during power-down. The device remains in reset mode when the monitored supply voltage $V_{DD}$ is below a specified threshold, without the need for an external reset circuit. The lowest BOR level is 1.71 V at power-on, and other higher thresholds can be selected through option bytes. The devices feature an embedded PVD (programmable voltage detector) that monitors the $V_{DD}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}$ drops below and/or rises above the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. In addition, the devices embed a peripheral voltage monitor that compares the independent supply voltages $V_{DDA}$ , $V_{DDUSB}$ , and $V_{DDIO2}$ to ensure that the peripheral is in its functional supply range. The devices support dynamic voltage scaling to optimize its power consumption in Run mode. The voltage from the main regulator that supplies the logic (V<sub>CORE</sub>) can be adjusted according to the system's maximum operating frequency. The main regulator operates in the following ranges: - Range 1 (V<sub>CORE</sub> = 1.2 V) with CPU and peripherals running at up to 160 MHz - Range 2 (V<sub>CORF</sub> = 1.1 V) with CPU and peripherals running at up to 110 MHz - Range 3 (V<sub>CORF</sub> = 1.0 V) with CPU and peripherals running at up to 55 MHz - Range 4 (V<sub>CORF</sub> = 0.9 V) with CPU and peripherals running at up to 25 MHz ## 3.9.3 Low-power modes The ultra-low-power STM32U575xx devices support seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wake-up sources. The table below details the related low-power modes. Table 9. STM32U575xx mode overview | Mode | Regulator <sup>(1)</sup> | CPU | Flash | SRAM | Clocks | DMA and peripherals <sup>(2)</sup> | Wake-up source | |--------|--------------------------|-----|-------------------|-------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Range 1 | | | | | | | | Run | Range 2 | Yes | ON <sup>(3)</sup> | ON | Any | All | N/A | | ixuii | Range 3 | 103 | ON | ON | Ally | | IN/A | | | Range 4 | | | | | All except OTG_FS and UCPD | | | | Range 1 | | | | | | | | Sleep | Range 2 | No | ON | ON <sup>(4)</sup> | Any | All | Any interrupt or | | Оісер | Range 3 | NO | ON | ON | Ally | | event | | | Range 4 | | | | | All except OTG_FS, and UCPD | | | | Range 1 | | | | | BOR, PVD, PVM, | Reset pin, all I/Os, | | Stop 0 | Range 2 | | | | | RTC, TAMP, IWDG,<br>TEMP (temp. sensor), | BOR, PVD, PVM,<br>RTC, TAMP, IWDG, | | Otop 0 | Range 3 | | | | | VREFBUF, | | | | Range 4 | | | | | ADC4 <sup>(7)</sup> , | TEMP,<br>ADC4. | | Stop 1 | LPR | No | OFF | ON <sup>(5)</sup> | LSE<br>LSI<br>(6) | DAC1 (2 channels) <sup>(8)</sup> ,<br>COMPx (x = 1, 2),<br>OPAMPx (x = 1, 2),<br>USARTx (x = 15) <sup>(9)</sup> ,<br>LPUART1,<br>SPIx (x = 13) <sup>(10)</sup> ,<br>I2Cx (x = 14) <sup>(11)</sup> ,<br>LPTIMx (x = 14) <sup>(12)</sup> ,<br>MDF1 <sup>(13)</sup> , ADF1,<br>GPIO, LPGPIO,<br>GPDMA1 <sup>(14)</sup> , LPDMA1 | DAC1 (2 channels),<br>COMPx (x = 1, 2),<br>USARTx (x = 15),<br>LPUART1,<br>SPIx (x = 13),<br>I2Cx (x = 14),<br>LPTIMx (x = 14),<br>MDF1, ADF1,<br>GPDMA1,<br>LPDMA1,<br>OTG_FS, UCPD | | | | | | | | All other peripherals are frozen. | | Table 9. STM32U575xx mode overview (continued) | Mode | Regulator <sup>(1)</sup> | CPU | Flash | SRAM | Clocks | DMA and peripherals <sup>(2)</sup> | Wake-up source | |----------|--------------------------|-------------|-------|-----------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Stop 2 | LPR | No | OFF | ON <sup>(5)</sup> | LSE<br>LSI | BOR, PVD, PVM, RTC, TAMP, IWDG, TEMP, VREFBUF, ADC4, DAC1 (2 channels), COMPx (x = 1, 2), OPAMPx (x = 1, 2), LPUART1, SPI3, I2C3, LPTIMx (x = 1, 3, 4), ADF1, LPGPIO, LPDMA1 All other peripherals are frozen. | Reset pin, all I/Os,<br>BOR, PVD, PVM,<br>RTC, TAMP, IWDG,<br>TEMP,<br>ADC4,<br>COMPx (x = 1, 2),<br>LPUART1,<br>SPI3,<br>I2C3,<br>LPTIMx (x = 1,3,4),<br>ADF1,<br>LPDMA1 | | Stop 3 | LPR | No | OFF | ON <sup>(5)</sup> | LSE<br>LSI | BOR, RTC, TAMP, IWDG, DAC1 (2 static channels), OPAMPx (x = 1, 2) All other peripherals are frozen. I/O configuration can be floating, pull-up or pull-down. | Reset pin,<br>24 I/Os (WKUPx),<br>BOR, RTC, TAMP,<br>IWDG | | Standby | LPR | Powered off | OFF | ed 64., 56- or 8-Kbyte SRAM2<br>2-Kbyte BKPSRAM <sup>(5)</sup><br>all other SRAMs powered off | LSE<br>LSI | BOR, RTC, TAMP, IWDG All other peripherals are powered off. I/O configuration can be floating, pull-up or pull-down. | Reset pin,<br>24 I/Os (WKUPx),<br>BOR, RTC, TAMP,<br>IWDG | | | OFF | | | Powered<br>off | | | | | Shutdown | OFF | Powered off | OFF | Powered<br>off | LSE | RTC, TAMP All other peripherals are powered off. I/O configuration can be floating, pull-up or pull-down <sup>(15)</sup> . | Reset pin,<br>24 I/Os (WKUPx),<br>RTC, TAMP | - 1. LPR means that the main regulator is OFF and the low-power regulator is ON. - 2. All peripherals can be active or clock gated to save power consumption. - 3. The flash memory can be put in power-down and its clock can be gated off when executing from SRAM. One bank can also be put in power-down mode. - 4. The SRAM1, SRAM2, SRAM3, SRAM4, and BKPSRAM clocks can be gated on or off independently. - 5. The SRAM can be individually powered off to save power consumption. - 6. MSI and HSI16 can be temporary enabled upon peripheral request, for autonomous functions with DMA or wake-up from Stop event detections. - 7. The ADC4 conversion is functional and autonomous with DMA in Stop mode, and can generate a wake-up interrupt on conversion events. - 8. DAC1 is the digital-to-analog (D/A) converter controller instance name. This instance controls two D/A converters also called "two channels". The DAC conversions are functional and autonomous with DMA in Stop mode. - 9. U(S)ART and LPUART transmission and reception is functional and autonomous with DMA in Stop mode, and can generate a wake-up interrupt on transfer events. - 10. SPI transmission and reception is functional and autonomous with DMA in Stop mode, and can generate a wake-up interrupt on transfer events. - I2C transmission and reception is functional and autonomous with DMA in Stop mode, and can generate a wake-up interrupt on transfer events. - 12. LPTIM is functional and autonomous with DMA in Stop mode, and can generate a wake-up interrupt on all events. - 13. MDF and ADF are functional and autonomous with DMA in Stop mode, and can generate a wake-up interrupt on events. - 14. GPDMA and LPDMA are functional and autonomous in Stop mode, and can generate a wake-up interrupt on events. - 15. I/Os can be configured with internal pull-up, pull-down, or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. By default, the microcontroller is in Run mode after a system or a power reset. It is up to the user to select one of the low-power modes described below: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. ### Stop 0, Stop 1, Stop 2, and Stop 3 modes Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. The SRAMs can be totally or partially switched off to further reduce consumption. All clocks in the $V_{CORE}$ domain are stopped, the PLL, the MSI, the HSI16, the HSI48, and the HSE crystal oscillators are disabled. The LSE or LSI is still running. The RTC can remain active (Stop mode with RTC, Stop mode without RTC). Some peripherals are autonomous and can operate in Stop mode by requesting their kernel clock and their bus (APB or AHB) when needed, in order to transfer data with DMA (GPDMA1 in Stop 0 and Stop 1 modes, LPDMA1 in Stop 0, Stop 1 and Stop 2 modes). Refer to *Low-power background autonomous mode (LPBAM)* for more details. LPBAM is not supported in Stop 3 mode. In Stop 2 and Stop 3 modes, most of the V<sub>CORE</sub> domain is put in a lower leakage mode. Stop 0 and Stop 1 modes offer the largest number of active peripherals and wake-up sources, a smaller wake-up time but a higher consumption than Stop 2 mode. In Stop 0 mode, the main regulator remains ON, allowing a very fast wake-up time but with much higher consumption. Stop 3 is the lowest power mode with full retention, but the functional peripherals and sources of wake-up are reduced to the same ones than in Standby mode. The system clock when exiting from Stop 0, Stop 1 or Stop 2 mode can be either MSI up to 24 MHz or HSI16, depending on software configuration. DS13737 Rev 9 41/341 #### Standby mode The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the $V_{CORE}$ domain is powered off. The PLL, the MSI, the HSI16, the HSI48, and the HSE crystal oscillators are also switched off. The RTC can remain active (Standby mode with RTC, Standby mode without RTC). The BOR always remains active in Standby mode. The state of each I/O during Standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating. After entering Standby mode, SRAMs and register contents are lost except for registers and backup SRAM in the backup domain and Standby circuitry. Optionally, the full SRAM2 or 8 Kbytes or 56 Kbytes can be retained in Standby mode, supplied by the low-power regulator (Standby with SRAM2 retention mode). The BOR can be configured in ultra-low-power mode to further reduce power consumption during Standby mode. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), an RTC event occurs (alarm, periodic wake-up, timestamp), or a tamper detection. The tamper detection can be raised either due to external pins or due to an internal failure detection. The system clock after wake-up is MSI up to 4 MHz. #### Shutdown mode The lowest power consumption is achieved in Shutdown mode. The internal regulator is switched off so that the $V_{CORE}$ domain is powered off. The PLL, the HSI16, the HSI48, the MSI, the LSI, and the HSE oscillators are also switched off. The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC). The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to backup domain is not supported ( $V_{BAT}$ mode is not supported). SRAMs and register contents are lost except for registers in the backup domain as long as VDD is present. The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wake-up, timestamp), or a tamper detection. The system clock after wake-up is MSI at 4 MHz. #### Low-power background autonomous mode (LPBAM) The ultra-low-power STM32U575xx devices support LPBAM (low-power background autonomous mode) that allows peripherals to be functional and autonomous in Stop mode (Stop 0, Stop 1 and Stop 2 modes), so without any software running. In Stop 0 and Stop 1 modes, the autonomous peripherals are the following: ADC4, DAC1, LPTIMx (x = 1 to 4), USARTx (x = 1 to 5), LPUART1, SPIx (x = 1 to 3), I2Cx (x = 1 to 4), MDF1, ADF1, GPDMA1, and LPDMA1. In these modes, SRAM1, SRAM2, SRAM3 and SRAM4 can be accessed by the LPDMA1. In Stop 2 mode, the autonomous peripherals are the following: ADC4, DAC1, LPTIM1, LPTIM3, LPTIM4, LPUART1, SPI3, I2C3, ADF1, and LPDMA1. In this mode, the SRAM4 can be accessed by the LPDMA1. Those peripherals support the features detailed below: Functionality in Stop mode thanks to its own independent clock (named kernel clock) request capability: the peripheral kernel clock is automatically switched on when requested by a peripheral, and automatically switched off when no peripheral requests it. - DMA transfers supported in Stop mode thanks to system clock request capability: the system clock (MSI or HSI16) automatically switched on when requested by a peripheral, and automatically switched off when no peripheral requests it. When the system clock is requested by an autonomous peripheral, the system clock is woken up and distributed to all peripherals enabled in the RCC. This allows the DMA to access the enabled SRAM, and any enabled peripheral register (for instance GPIO or LPGPIO registers). - Automatic start of the peripheral thanks to hardware synchronous or asynchronous triggers (such as I/Os edge detection and low-power timer event). - Wake-up from Stop mode with peripheral interrupt. The GPDMA and LPDMA are fully functional and the linked-list is updated in Stop mode, allowing the different DMA transfers to be linked without any CPU wake-up. This can be used to chain different peripherals transfers, or to write peripherals registers in order to change their configuration while remaining in Stop mode. The DMA transfers from memory to memory can be started by hardware synchronous or asynchronous triggers, and the DMA transfers between peripherals and memories can also be gated by those triggers. Here below some use-cases that can be done while remaining in Stop mode: - A/D or D/A conversion triggered by a low-power timer (or any other trigger) - wake-up from Stop mode on analog watchdog if the A/D conversion result is out of programmed thresholds - wake-up from Stop mode on DMA buffer event - Audio digital filter data transfer into SRAM - wake-up from Stop on sound-activity detection - I<sup>2</sup>C slave reception or transmission, SPI reception, UART/LPUART reception - wake-up at the end of peripheral transfer or on DMA buffer event - I<sup>2</sup>C master transfer, SPI transmission, UART/LPUART transmission, triggered by a low-power timer (or any other trigger): - example: sensor periodic read - wake-up at the end of peripheral transfer or on DMA buffer event - Bridges between peripherals - example: ADC converted data transferred by communication peripherals - Data transfer from/to GPIO/LPGPIO to/from SRAM for: - controlling external components - implementing data transmission and reception protocols Table 10. Functionalities depending on the working mode<sup>(1)</sup> | | able 10. | | Stop | | Sto | | | р3 | | dby | Shut | down | | |-----------------------------------------|---------------------|---------------------|------------------|-----------------------|------------------|-----------------------|------------------|-----------------------|------------------|-----------------------|------|-----------------------|------------------| | Peripheral | Run | Sleep | - | Wake-up<br>capability | - | Wake-up<br>capability | - | Wake-up<br>capability | - | Wake-up<br>capability | - | Wake-up<br>capability | V <sub>BAT</sub> | | CPU | Υ | ı | - | - | ı | - | - | - | 1 | - | 1 | - | - | | Flash memory<br>(2 Mbytes) | O <sup>(2)</sup> | O <sup>(2)</sup> | - | | - | - | - | - | - | - | - | | - | | SRAM1 (192 Kbytes) | Y <sup>(3)(4)</sup> | Y <sup>(3)(4)</sup> | O <sup>(7)</sup> | - | O <sup>(7)</sup> | - | O <sup>(7)</sup> | - | • | - | - | - | - | | SRAM2 (64 Kbytes) | Y <sup>(3)(4)</sup> | Y <sup>(3)(4)</sup> | O <sup>(7)</sup> | O <sup>(5)</sup> | O <sup>(7)</sup> | - | O <sup>(7)</sup> | - | O <sup>(6)</sup> | - | - | - | - | | SRAM3 (512 Kbytes) | Y <sup>(3)(4)</sup> | Y <sup>(3)(4)</sup> | O <sup>(7)</sup> | O <sup>(5)</sup> | O <sup>(7)</sup> | - | O <sup>(7)</sup> | - | - | - | - | - | - | | SRAM4 (16 Kbytes) | Y <sup>(3)(4)</sup> | Y <sup>(3)(4)</sup> | O <sup>(7)</sup> | - | O <sup>(7)</sup> | - | O <sup>(7)</sup> | - | - | - | - | - | - | | BKPSRAM | O <sup>(4)</sup> | O <sup>(4)</sup> | 0 | O <sup>(5)</sup> | 0 | | 0 | | 0 | | - | | 0 | | FSMC | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | OCTOSPIx (x = 1,2) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | Backup registers | Υ | Υ | Υ | - | Υ | - | Υ | - | Υ | - | Υ | - | Υ | | BOR (Brownout reset) | Υ | Υ | Υ | Υ | Υ | Υ | Υ | Υ | Υ | Υ | - | - | - | | PVD (programmable voltage detector) | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | | Peripheral voltage monitor | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | | GPDMA1 | 0 | 0 | 0 | O <sup>(8)</sup> | - | - | - | - | - | - | - | - | - | | LPDMA1 | 0 | 0 | 0 | O <sup>(9)</sup> | 0 | O <sup>(9)</sup> | - | - | - | - | - | - | - | | DMA2D | 0 | 0 | | | | | | | | | | | | | HSI16 (high-speed internal) | 0 | 0 | (10) | - | (10) | - | - | - | - | - | - | - | - | | HSI48 oscillator | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | HSE (high-speed external) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | LSI (low-speed internal) | 0 | 0 | 0 | | 0 | - | 0 | - | 0 | - | - | 1 | 0 | | LSE (low-speed external) | 0 | 0 | 0 | 1 | 0 | - | 0 | - | 0 | - | 0 | | 0 | | MSIS and MSIK<br>(multi-speed internal) | 0 | 0 | (10) | • | (10) | - | - | - | - | - | - | - | - | | CSS (clock security system) | 0 | 0 | - | - | - | - | - | - | - | - | ı | - | - | | Clock security system on LSE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 10. Functionalities depending on the working mode<sup>(1)</sup> (continued) | | o. i dile | | Stop | | Sto | | | р 3 | | ndby | 1 | down | | |-----------------------------------------------------------|-------------------|-------------------|-------------------|-----------------------|-------------------|-----------------------|---|-----------------------|---|-----------------------|---|-----------------------|------------------| | Peripheral | Run | Sleep | - | Wake-up<br>capability | , | Wake-up<br>capability | - | Wake-up<br>capability | , | Wake-up<br>capability | - | Wake-up<br>capability | V <sub>BAT</sub> | | Backup domain<br>voltage and<br>temperature<br>monitoring | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | 0 | | RTC/TAMP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Number of RTC tamper pins | 8 | 8 | 8 | 0 | 8 | 0 | 8 | 0 | 8 | 0 | 8 | 0 | 8 | | OTG_FS, UCPD | O <sup>(11)</sup> | O <sup>(11)</sup> | - | 0 | - | - | - | - | - | - | - | - | - | | USARTx<br>(x = 1,2,3,4,5) | 0 | 0 | O <sup>(12)</sup> | O <sup>(12)</sup> | - | • | - | 1 | - | - | - | - | - | | Low-power UART (LPUART1) | 0 | 0 | O <sup>(12)</sup> | O <sup>(12)</sup> | O <sup>(12)</sup> | O <sup>(12)</sup> | - | 1 | - | - | - | - | - | | 12Cx (x = 1,2,4) | 0 | 0 | O <sup>(13)</sup> | O <sup>(13)</sup> | - | | - | 1 | - | - | - | | - | | I2C3 | 0 | 0 | O <sup>(13)</sup> | O <sup>(13)</sup> | O <sup>(13)</sup> | O <sup>(13)</sup> | - | - | - | - | - | - | - | | SPIx (x = 1,2) | 0 | 0 | O <sup>(14)</sup> | O <sup>(14)</sup> | - | - | - | - | - | - | - | - | - | | SPI3 | 0 | 0 | O <sup>(14)</sup> | O <sup>(14)</sup> | O <sup>(14)</sup> | O <sup>(14)</sup> | | | | | | | | | FDCAN1 | 0 | 0 | - | · | - | - | - | - | - | - | - | - | - | | SDMMCx (x = 1,2) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | SAIx (x = 1,2) | 0 | 0 | - | ı | - | | - | 1 | - | - | - | | - | | ADC1 | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | ADC4 | 0 | 0 | O <sup>(15)</sup> | O <sup>(15)</sup> | O <sup>(15)</sup> | O <sup>(15)</sup> | - | - | - | - | - | - | - | | DAC1 (2 converters) | 0 | 0 | 0 | - | 0 | - | - | - | - | - | - | - | - | | VREFBUF | 0 | 0 | 0 | · | 0 | - | - | - | - | - | - | - | - | | OPAMPx (x = 1,2) | 0 | 0 | 0 | - | 0 | - | - | - | - | - | - | - | - | | COMPx (x = 1,2) | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | | Temperature sensor | 0 | 0 | 0 | - | 0 | - | - | - | - | - | - | - | - | | Timers (TIMx) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | LPTIMx (x = 1,3,4) | 0 | 0 | O <sup>(16)</sup> | O <sup>(16)</sup> | O <sup>(16)</sup> | O <sup>(16)</sup> | - | - | - | - | - | - | - | | LPTIM2 | 0 | 0 | O <sup>(16)</sup> | O <sup>(16)</sup> | - | • | - | 1 | - | - | - | - | - | | IWDG (independent watchdog) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | O<br>(17) | 0 | O<br>(17) | - | - | - | | WWDG (window watchdog) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | 45/341 Table 10. Functionalities depending on the working mode<sup>(1)</sup> (continued) | | | | Stop | 0/1 | Sto | p 2 | Sto | р 3 | Star | ndby | Shut | down | | |----------------------------------------|-----|-------|-------------------|-----------------------|-------------------|-----------------------|-----------|-----------------------|-----------|-----------------------|-----------|-----------------------|------------------| | Peripheral | Run | Sleep | - | Wake-up<br>capability | | Wake-up<br>capability | - | Wake-up<br>capability | | Wake-up<br>capability | - | Wake-up<br>capability | V <sub>BAT</sub> | | SysTick timer | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | MDF1 (multi-function digital filter) | 0 | 0 | O <sup>(18)</sup> | O <sup>(18)</sup> | - | - | - | - | - | - | - | | - | | ADF1 (audio digital filter) | 0 | 0 | O <sup>(18)</sup> | O <sup>(18)</sup> | O <sup>(18)</sup> | O <sup>(18)</sup> | - | - | - | - | - | - | - | | DCMI (digital camera interface) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | PSSI (paral. synch. slave interface) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | CORDIC coprocessor | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | FMAC (filter mathematical accelerator) | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | TSC (touch sensing controller) | 0 | 0 | - | - | - | - | - | - | - | - | - | | - | | RNG (true random number generator) | 0 | 0 | - | - | - | - | - | - | - | - | - | | - | | HASH accelerator | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | CRC calculation unit | 0 | 0 | - | - | 1 | - | ı | - | ı | - | ı | - | - | | GPIOs | 0 | 0 | 0 | 0 | 0 | 0 | -<br>(19) | 24<br>pins | -<br>(19) | 24<br>pins | -<br>(20) | 24<br>pins | - | - Y = yes (enabled). O = optional (disabled by default, can be enabled by software). = not available. Gray cells highlight the wake-up capability in each mode. - 2. The flash memory can be configured in power-down mode. By default, it is not in power-down mode. - 3. The SRAMs can be powered on or off independently. - 4. The SRAM clock can be gated on or off independently. - 5. ECC error interrupt or NMI wake-up from Stop mode. - 6. 8-Kbyte, 56-Kbyte or full SRAM2 content can be preserved. - Subblocks or full SRAM1 and SRAM3, full SRAM2, and SRAM4 can be powered-off to save power consumption. SRAM1, SRAM2, SRAM3 and SRAM4 can be accessed by GPDMA1 in Stop 0 and Stop 1 modes. SRAM4 can be accessed by LPDMA1 in Stop 0, Stop 1 and Stop 2 modes. - 8. GPDMA transfers are functional and autonomous in Stop mode, and generates a wake-up interrupt on transfer events. - 9. LPDMA transfers are functional and autonomous in Stop mode, and generates a wake-up interrupt on transfer events. - 10. Some peripherals with autonomous mode and wake-up from Stop capability can request HSI16, MSIS, or MSIK to be enabled. In this case, the oscillator is woken up by the peripheral, and is automatically put off when no peripheral needs it. - 11. OTG\_FS is functional in voltage scaling range 1, 2, and 3. - 12. USART and LPUART reception and transmission are functional and autonomous in Stop mode in asynchronous and in SPI master modes, and generate a wake-up interrupt on transfer events. - 13. I<sup>2</sup>C reception and transmission are functional and autonomous in Stop mode, and generate a wake-up interrupt on transfer events. - 14. SPI reception and transmission are functional and autonomous in Stop mode, and generate a wake-up interrupt on transfer events. - 15. A/D conversion is functional and autonomous in Stop mode, and generates a wake-up interrupt on conversion events. - 16. LPTIM is functional and autonomous in Stop mode, and generates a wake-up interrupt on events. - 17. Only IWDG reset can exit the device from Stop 3 and Standby modes. Wake-up with IWDG interrupt is not supported. - 18. MDF and ADF are functional and autonomous in Stop mode, and generate a wake-up interrupt on events. - 19. I/Os can be configured with internal pull-up, pull-down, or floating in Stop 3 and Standby modes. - 20. I/Os can be configured with internal pull-up, pull-down, or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. #### 3.9.4 Reset mode In order to improve the consumption under reset, the I/O state under and after reset is "analog state" (the I/O Schmitt trigger is disabled). In addition, the internal reset pull-up is deactivated when the reset source is internal. ### 3.9.5 VBAT operation The VBAT pin allows the device $V_{BAT}$ domain to be powered from an external battery or an external supercapacitor. The VBAT pin supplies the RTC with LSE, antitamper detection (TAMP), backup registers, and 2-Kbyte backup SRAM. Eight antitamper detection pins are available in $V_{BAT}$ mode. The VBAT operation is automatically activated when $V_{DD}$ is not present. An internal $V_{BAT}$ battery charging circuit is embedded and can be activated when $V_{DD}$ is present. Note: When the microcontroller is supplied from $V_{BAT}$ , neither external interrupts nor RTC/TAMP alarm/events exit the microcontroller from the $V_{BAT}$ operation. ### 3.9.6 PWR TrustZone security When the TrustZone security is activated by the TZEN option bit, the PWR is switched in TrustZone security mode. The PWR TrustZone security secures the following configuration: - low-power mode - WKUP (wake-up) pins - voltage detection and monitoring - V<sub>BAT</sub> mode Some of the PWR configuration bits security is defined by the security of other peripherals: - The VOS (voltage scaling) configuration is secure when the system clock selection is secure in RCC. - The I/O pull-up/pull-down in Standby mode configuration is secure when the corresponding GPIO is secure. # 3.10 Peripheral interconnect matrix Several peripherals have direct connections between them, that allow autonomous communication between them and support the saving of CPU resources (thus power supply consumption). In addition, these hardware connections allow fast and predictable latency. DS13737 Rev 9 47/341 Depending on the peripherals, these interconnections can operate in Run, Sleep, Stop 0, Stop 1, and Stop 2 modes. ## 3.11 Reset and clock controller (RCC) The RCC (reset and clock control) manages the different reset types, and generates all clocks for the bus and peripherals. The RCC distributes the clocks coming from the different oscillators to the core and to the peripherals. It also manages the clock gating for low-power modes and ensures the clock robustness. It features: - Clock prescaler: in order to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. - Clock security system: clock sources can be changed safely on-the-fly in Run mode through a configuration register. - Clock management: in order to reduce the power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - System clock source: four different clock sources can be used to drive the master clock SYSCLK: - HSE (4 to 50 MHz high-speed external crystal or ceramic resonator) that can supply a PLL. The HSE can also be configured in bypass mode for an external clock. - HSI16 (16 MHz high-speed internal RC oscillator) trimmable by software that can supply a PLL. - MSI (multispeed internal RC oscillator) trimmable by software that can generate 16 frequencies from 100 kHz to 48 MHz. When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be automatically trimmed by hardware to reach better than ±0.25% accuracy. In this mode the MSI can feed the USB device, saving the need of an external high-speed crystal (HSE). The MSI can supply a PLL. - System PLL that can be fed by HSE, HSI16, or MSI, with a maximum frequency at 160 MHz. - HSI48 (RC48 with clock recovery system) internal 48 MHz clock source that can be used to drive the USB, the SDMMC, or the RNG peripherals. This clock can be output on the MCO. - UCPD kernel clock, derived from HSI16 clock. The HSI16 RC oscillator must be enabled prior to the UCPD kernel clock use. - Auxiliary clock source: two ultra-low-power clock sources that can be used to drive the real-time clock: - LSE (32.768 kHz low-speed external crystal), supporting three drive capability modes. The LSE can also be configured in bypass mode for an external clock. - LSI (32 kHz low-speed internal RC), also used to drive the independent watchdog. The LSI clock accuracy is ±5% accuracy. The LSI clock can be divided by 128 to output a 250 Hz as source clock. - Peripheral clock sources: several peripherals have their own independent clock whatever the system clock. Three PLLs, each having three independent outputs - allowing the highest flexibility, can generate independent clocks for the ADC, USB, SDMMC, RNG, MDF, ADF, FDCAN1, OCTOSPIs, and SAIs. - Startup clock: after reset, the microcontroller restarts by default with MSI. The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - CSS (clock security system): this feature can be enabled by software. If an HSE clock failure occurs, the master clock automatically switches to HSI16 and a software interrupt is generated if enabled. LSE failure can also be detected and generates an interrupt. - Clock-out capability: - MCO (microcontroller clock output): it outputs one of the internal clocks for external use by the application. - LSCO (low-speed clock output): it outputs LSI or LSE in all low-power modes (except V<sub>BAT</sub> mode). Several prescalers allow AHB and APB frequencies configuration. The maximum frequency of the AHB and the APB clock domains is 160 MHz. DS13737 Rev 9 49/341 LSI RC 32 kHz or 250 Hz LSI To IWDG LSCO HSI16 -To UCPD1 OSC32 OUT 32.768 kHz To RTC LSI LSE MSIK HSI16 OSC32\_IN /32 To LPTIM1, LPTIM3, LPTIM4 LSE LSI MSIS To AHB bus, core, memory and DMA HSI16 HSE / 1→16 AHB PRESC / 1,2,..512 FCLK Cortex free running clock SYSCLK pll1\_r\_ck HSI48 MSIK To Cortex system timer /8 Clock source control OSC\_OUT APB1 PRESC HSE OSC 4-50 MHz PCLK1 HSE To APB1 peripherals / 1,2,4,8,16 OSC\_IN x1 or x2 To TIMx (x = 2 to 7) SYSCLK LSE HSI16 HSI RC 16 MHz HSI16 To USARTx SYSCLK-(x = 2 to 5) MSI RC MSIS 100 kHz - 48 MHz MSIK-HSI16-SYSCLK-To SPI2 MSIK 100 kHz - 48 MHz HSI48 RC 48 MHz HSI16. To I2Cx (X = 1,2,4) SYSCLK-MSIK-To LPTIM2 To FDCAN1 CRS clock SYSCLK-MSIK-pll1\_q\_ck-pll2\_q\_ck-/ M PLL2 PCLK2 APB2 PRESC To APB2 peripherals / 1,2,4,8,16 x1 or x2 To TIMx (x = 1,8,15,16,17) MSIS HSI16 HSE / M / P | pll3\_p\_ck To USART1 MSIK HSI16 SYSCLK To SPI1 To ADF1 and MDF1 AUDIOCLK To SAIx (X = 1,2) HSI16 pll1 p ck To SDMMCx (X = 1,2) MSIK HSI48 ICLK 48 MHz clock to OTG\_FS To RNG PCLK3 APB3 To APB3 peripherals PRESC / 1,2,4,8,16 MSIK-HSI16 To I2C3 To SPI3 To LPUART1 To ADC1, ADC4 and DAC1 LSI -LSE DAC1 sample and hold clock MSv67842V2 Figure 5. Clock tree ### 3.11.1 RCC TrustZone security When the TrustZone security is activated by the TZEN option bit, the RCC is switched in TrustZone security mode. The RCC TrustZone security secures some RCC system configuration and peripheral configuration clock from being read or modified by nonsecure accesses: when a peripheral is secure, the related peripheral clock, reset, clock source selection and clock enable during low-power modes control bits are secure. A peripheral is in secure state: - when its corresponding SEC security bit is set in the TZSC (TrustZone security controller), for securable peripherals. - when a security feature of this peripheral is enabled through its dedicated bits, for TrustZone-aware peripherals. # 3.12 Clock recovery system (CRS) The devices embed a special block that allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal that is either derived from USB SOF signalization, from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup, automatic trimming and manual trimming action can be combined. ## 3.13 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. After reset, all GPIOs are in analog mode to reduce power consumption. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 3.13.1 GPIOs TrustZone security Each I/O pin of GPIO port can be individually configured as secure. When the selected I/O pin is configured as secure, its corresponding configuration bits for alternate function, mode selection, I/O data are secure against a nonsecure access. The associated registers bit access is restricted to a secure software only. After reset, all GPIO ports are secure. # 3.14 Low-power general-purpose inputs/outputs (LPGPIO) The LPGPIO allows dynamic I/O control in Stop 2 mode thanks to LPDMA1. Up to 16 I/Os can be configured and controlled as input or output (open-drain or push-pull depending on GPIO configuration). DS13737 Rev 9 51/341 ### 3.14.1 LPGPIO TrustZone security Each I/O pin registers bit of the LPGPIO is configured as secure if the corresponding I/O is configured as secure in the GPIO. ### 3.15 Multi-AHB bus matrix A 32-bit multi-AHB bus matrix interconnects all master (CPU, DMA2D, GPDMA1, SDMMC1, SDMMC2) and slave (Flash memory, RAM, FMC, OCTOSPIs, SRAMs, AHB, and APB) peripherals. It also ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. Another multi-AHB bus matrix interconnects two masters (previous AHB bus matrix slave port and LPDMA1) and all slaves that are functional in Stop 2 modes (SRAM4 and AHB/APB peripherals functional in Stop 2 mode). ## 3.16 System configuration controller (SYSCFG) The STM32U575xx devices feature a set of configuration registers. The main purposes of the system configuration controller are the following: - Managing robustness feature - Configuring FPU interrupts - Enabling/disabling the FMP high-drive mode of some I/Os and voltage booster for I/Os analog switches - Managing the I/O compensation cell - Configuring register security access # 3.17 General purpose direct memory access controller (GPDMA) The general purpose direct memory access (GPDMA) controller is a bus master and system peripheral. The GPDMA is used to perform programmable data transfers between memory-mapped peripherals and/or memories via linked-lists, upon the control of an off-loaded CPU. The GPDMA main features are: - Dual bidirectional AHB master - Memory-mapped data transfers from a source to a destination: - Peripheral-to-memory - Memory-to-peripheral - Memory-to-memory - Peripheral-to-peripheral - Autonomous data transfers during Sleep and Stop modes - Transfers arbitration based on a four-grade programmed priority at a channel level: - One high-priority traffic class, for time-sensitive channels (queue 3) - Three low-priority traffic classes, with a weighted round-robin allocation for non time-sensitive channels (queues 0, 1, 2) Per channel event generation, on any of the following events: transfer complete or half transfer complete or data transfer error or user setting error, and/or update linked-list item error or completed suspension - Per channel interrupt generation, with separately programmed interrupt enable per event - 16 concurrent DMA channels: - Per channel FIFO for queuing source and destination transfers - Intrachannel DMA transfers chaining via programmable linked-list into memory, supporting two execution modes: run-to-completion and link step mode - Intrachannel and interchannel DMA transfers chaining via programmable DMA input triggers connection to DMA task completion events - Per linked-list item within a channel: - Separately programmed source and destination transfers - Programmable data handling between source and destination: byte-based reordering, packing or unpacking, padding or truncation, sign extension and left/right realignment - Programmable number of data bytes to be transferred from the source, defining the block level - 12 channels with linear source and destination addressing: either fixed or contiguously incremented addressing, programmed at a block level, between successive single transfers - Four channels with 2D source and destination addressing: programmable signed address offsets between successive burst transfers (noncontiguous addressing within a block, combined with programmable signed address offsets between successive blocks, at a second 2D/repeated block level) - Support for scatter-gather (multibuffer transfers), data interleaving and deinterleaving via 2D addressing - Programmable DMA request and trigger selection - Programmable DMA half-transfer and transfer complete events generation - Pointer to the next linked-list item and its data structure in memory, with automatic update of the DMA linked-list control registers #### Debug: - Channel suspend and resume support - Channel status reporting including FIFO level and event flags - TrustZone support: - Support for secure and nonsecure DMA transfers, independently at a first channel level, and independently at a source/destination and link sublevels - Secure and nonsecure interrupts reporting, resulting from any of the respectively secure and nonsecure channels - TrustZone-aware AHB slave port, protecting any DMA secure resource (register, register field) from a nonsecure access - Privileged/unprivileged support: - Support for privileged and unprivileged DMA transfers, independently at channel level - Privileged-aware AHB slave port DS13737 Rev 9 53/341 Hardware parameters Channel **Features** dma\_fifo\_ dma\_ X size[x] addressing[x] Channel x (x = 0 to 11) is implemented with: - a FIFO of 8 bytes, 2 words x = 0 to 112 0 - fixed/contiguously incremented addressing These channels may be also used for GPDMA transfers, between an APB or AHB peripheral and SRAM. Channel x (x = 12 to 15) is implemented with: - a FIFO of 32 bytes, 8 words x = 12 to2D addressing 4 1 15 These channels may be also used for GPDMA transfers, between a demanding AHB peripheral and SRAM, or for transfers from/to external Table 11. GPDMA1 channels implementation and usage Table 12. GPDMA1 autonomous mode and wake-up in low-power modes | Feature | Low-power modes | |-----------------------------|------------------------------------------| | Autonomous mode and wake-up | GPDMA1 in Sleep, Stop 0 and Stop 1 modes | ## 3.18 Low-power direct memory access controller (LPDMA) memories. The LPDMA controller is a bus master and system peripheral. The LPDMA is used to perform programmable data transfers between memory-mapped peripherals and/or memories via linked-lists, upon the control of an off-loaded CPU. The LPDMA main features are: - Single bidirectional AHB master - Memory-mapped data transfers from a source to a destination: - Peripheral-to-memory - Memory-to-peripheral - Memory-to-memory - Peripheral-to-peripheral - Autonomous data transfers during Sleep and Stop modes - Transfers arbitration based on a 4-grade programmed priority at channel level: - One high-priority traffic class, for time-sensitive channels (queue 3) - Three low-priority traffic classes, with a weighted round-robin allocation for non time-sensitive channels (queues 0, 1, 2) - Per channel event generation, on any of the following events: transfer complete, or half-transfer complete, or data transfer error, or user setting error, and/or update linked-list item error, or completed suspension - Per channel interrupt generation, with separately programmed interrupt enable per event - Four concurrent DMA channels: - Intrachannel DMA transfers chaining via programmable linked-list into memory, supporting two execution modes: run-to-completion and link step mode - Intrachannel and interchannel DMA transfers chaining via programmable DMA input triggers connection to DMA task completion events - Per linked-list item within a channel: - Separately programmed source and destination transfers - Programmable data handling between source and destination: byte-based padding or truncation, sign extension and left/right realignment - Programmable number of data bytes to be transferred from the source, defining the block level - Linear source and destination addressing: either fixed or contiguously incremented addressing, programmed at a block level, between successive single transfers - Programmable DMA request and trigger selection - Programmable DMA half-transfer and transfer complete events generation - Pointer to the next linked-list item and its data structure in memory, with automatic update of the DMA linked-list control registers #### Debug: - Channel suspend and resume support - Channel status reporting and event flags - TrustZone support - Support for secure and nonsecure DMA transfers, independently at a first channel level, and independently at a source/destination and link sublevels - Secure and nonsecure interrupts reporting, resulting from any of the respectively secure and nonsecure channels - TrustZone-aware AHB slave port, protecting any DMA secure resource (register, register field) from a nonsecure access - Privileged/unprivileged support: - Support for privileged and unprivileged DMA transfers, independently at channel level - Privileged-aware AHB slave port Table 13. LPDMA1 channels implementation and usage | Channel | Hardwai | re parameters | | | | | | | |------------|----------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | X | dma_fifo_<br>size[x] | dma_<br>addressing[x] | Features | | | | | | | x = 0 to 3 | 0 | 0 | Channel x (x = 0 to 3) is implemented with: – no FIFO. Only a single source transfer cell is internally registered. – fixed/contiguously incremented addressing | | | | | | Table 14. LPDMA1 autonomous mode and wake-up in low-power modes | Feature | Low-power modes | |-----------------------------|--------------------------------------------------| | Autonomous mode and wake-up | LPDMA1 in Sleep, Stop 0, Stop 1 and Stop 2 modes | ## 3.19 Chrom-ART Accelerator controller (DMA2D) The Chrom-ART Accelerator (DMA2D) is a specialized DMA dedicated to image manipulation. It can perform the following operations: - Filling a part or the whole of a destination image with a specific color - Copying a part or the whole of a source image into a part or the whole of a destination image - Copying a part or the whole of a source image into a part or the whole of a destination image with a pixel format conversion - Blending a part and/or two complete source images with different pixel format and copy the result into a part or the whole of a destination image with a different color format. All the classical color coding schemes are supported from 4-bit up to 32-bit per pixel with indexed or direct color mode. The DMA2D has its own dedicated memories for CLUTs (color look-up tables). The main DMA2D features are: - Single AHB master bus architecture - AHB slave programming interface supporting 8/16/32-bit accesses (except for CLUT accesses that are 32-bit) - User programmable working area size - User programmable offset for sources and destination areas expressed in pixels or bytes expressed in pixels or bytes - User programmable sources and destination addresses on the whole memory space - Up to two sources with blending operation - Alpha value can be modified (source value, fixed value, or modulated value) - User programmable source and destination color format - Up to 11 color formats supported from 4-bit up to 32-bit per pixel with indirect or direct color coding - Two internal memories for CLUT storage in indirect color mode - Automatic CLUT loading or CLUT programming via the CPU - User programmable CLUT size - Internal timer to control AHB bandwidth - Six operating modes: register-to-memory, memory-to-memory, memory-to-memory with pixel format conversion, memory-to-memory with pixel format conversion and blending, memory-to memory with pixel format conversion, blending and fixed color foreground, and memory-to memory with pixel format conversion, blending and fixed color background - Area filling with a fixed color - Copy from an area to another - Copy with pixel format conversion between source and destination images - Copy from two sources with independent color format and blending Output buffer byte swapping to support refresh of displays through parallel interface - Abort and suspend of DMA2D operations - Watermark interrupt on a user programmable destination line - Interrupt generation on bus error or access conflict - Interrupt generation on process completion ## 3.20 Interrupts and events ### 3.20.1 Nested vectored interrupt controller (NVIC) The devices embed an NVIC that is able to manage 16 priority levels and to handle up to 125 maskable interrupt channels plus the 16 interrupt lines of the Cortex-M33. The NVIC benefits are the following: - closely coupled NVIC giving low-latency interrupt processing - interrupt entry vector table address passed directly to the core - · early processing of interrupts - processing of late arriving higher priority interrupts - support for tail chaining - processor state automatically saved - interrupt entry restored on interrupt exit with no instruction overhead - TrustZone support: NVIC registers banked across secure and nonsecure states The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. ### 3.20.2 Extended interrupt/event controller (EXTI) The EXTI manages the individual CPU and system wake-up through configurable event inputs. It provides wake-up requests to the power control, and generates an interrupt request to the CPU NVIC and events to the CPU event input. For the CPU, an additional event generation block (EVG) is needed to generate the CPU event signal. The EXTI wake-up requests allow the system to be woken up from Stop modes. The interrupt request and event request generation can also be used in Run modes. The EXTI also includes the EXTI multiplexer I/O port selection. The EXTI main features are the following: - All event inputs allowed to wake up the system - Configurable events (signals from I/Os or peripherals able to generate a pulse) - Selectable active trigger edge - Interrupt pending status register bit independent for the rising and falling edge - Individual interrupt and event generation mask, used for conditioning the CPU wake-up, interrupt, and event generation - Software trigger possibility 57/341 - TrustZone secure events - The access to control and configuration bits of secure input events can be made secure EXTI I/O port selection ## 3.21 Cyclic redundancy check calculation unit (CRC) The CRC is used to get a CRC code using a configurable generator with polynomial value and size. Among other applications, the CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a mean to verify the flash memory integrity. The CRC calculation unit helps to compute a signature of the software during runtime that can be ulteriorly compared with a reference signature generated at link-time and that can be stored at a given memory location. ## 3.22 CORDIC coprocessor (CORDIC) The CORDIC coprocessor provides hardware acceleration of certain mathematical functions, notably trigonometric, commonly used in motor control, metering, signal processing and many other applications. It speeds up the calculation of these functions compared to a software implementation, allowing a lower operating frequency, or freeing up processor cycles in order to perform other tasks. The CORDIC main features are: - 24-bit CORDIC rotation engine - Circular and hyperbolic modes - Rotation and vectoring modes - Functions: sine, cosine, sinh, cosh, atan, atan2, atanh, modulus, square root, natural logarithm - Programmable precision - Low-latency AHB slave interface - Results can be read as soon as ready without polling or interrupt - DMA read and write channels - Multiple register read/write by DMA # 3.23 Filter math accelerator (FMAC) The FMAC performs arithmetic operations on vectors. It comprises a MAC (multiplier/accumulator) unit, together with address generation logic that allows it to index vector elements held in local memory. The unit includes support for circular buffers on input and output that allows digital filters to be implemented. Both finite and infinite impulse response filters can be done. The unit allows frequent or lengthy filtering operations to be offloaded from the CPU, freeing up the processor for other tasks. In many cases it can accelerate such calculations compared to a software implementation, resulting in a speed-up of time critical tasks. The FMAC main features are: - 16 x 16-bit multiplier - 24 + 2-bit accumulator with addition and subtraction - 16-bit input and output data - 256 x 16-bit local memory - Up to three areas can be defined in memory for data buffers (two inputs, one output), defined by programmable base address pointers and associated size registers - Input and output buffers can be circular - Filter functions: FIR, IIR (direct form 1) - Vector functions: dot product, convolution, correlation - AHB slave interface - DMA read and write data channels ## 3.24 Flexible static memory controller (FSMC) The FSMC includes two memory controllers: - NOR/PSRAM memory controller - NAND/memory controller The FSMC is also named flexible memory controller (FMC). The main features of the FSMC are the following: - Interface with static-memory mapped devices including: - Static random access memory (SRAM) - NOR flash memory/OneNAND flash memory - PSRAM (four memory banks) - NAND flash memory with ECC hardware to check up to 8 Kbytes of data - Ferroelectric RAM (FRAM) - 8-,16-bit data bus width - Independent chip select control for each memory bank - Independent configuration for each memory bank - Write FIFO ### 3.24.1 LCD parallel interface The FSMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel<sup>®</sup> 8080 and Motorola<sup>®</sup> 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost effective graphic applications using LCD modules with embedded controllers or high-performance solutions using external controllers with dedicated acceleration. 59/341 ### 3.24.2 FSMC TrustZone security When the TrustZone security is enabled, the whole FSMC banks are secure after reset. Nonsecure area can be configured using the TZSC MPCWMx controller: - FSMC NOR/PSRAM bank: - Up to two nonsecure areas can be configured thought the TZSC MPCWM2 controller with a 64-Kbyte granularity - FSMC NAND bank: - Can be either configured as fully secure or fully nonsecure using the TZSC MPCWM3 controller The FSMC registers can be configured as secure through the TZSC controller. ## 3.25 Octo-SPI interface (OCTOSPI) The devices embed two OCTOSPIs. The OCTOSPI supports most external serial memories such as serial PSRAMs, serial NAND and serial NOR flash memories, HyperRAMs<sup>™</sup> and HyperFlash<sup>™</sup> memories, with the following functional modes: - Indirect mode: all the operations are performed using the OCTOSPI registers. - Status-polling mode: the external memory status register is periodically read and an interrupt can be generated in case of flag setting. - Memory-mapped mode: the external memory is memory mapped and is seen by the system as if it were an internal memory supporting read and write operation. The OCTOSPI supports the following protocols with associated frame formats: - the standard frame format with the command, address, alternate byte, dummy cycles, and data phase - the HyperBus<sup>™</sup> frame format The OCTOSPI offers the following features: - Three functional modes: Indirect, Status-polling, and Memory-mapped - Read and write support in Memory-mapped mode - Supports for single, dual, quad, and octal communication - Dual-quad mode, where eight bits can be sent/received simultaneously by accessing two quad memories in parallel. - SDR (single-data rate) and DTR (double-transfer rate) support - Data strobe support - Fully programmable opcode - Fully programmable frame format - HyperBus support - Integrated FIFO for reception and transmission - 8-, 16-, and 32-bit data accesses allowed - DMA channel for Indirect mode operations - Interrupt generation on FIFO threshold, timeout, operation complete, and access error ### 3.25.1 OCTOSPI TrustZone security When the TrustZone security is enabled, the whole OCTOSPI bank is secure after reset. Up to two nonsecure areas can be configured thought the TZSC MPCWM1 and MPCWM5 controllers with a granularity of 64 Kbytes. The OCTOSPI registers can be configured as secure through the TZSC controller. ## 3.26 OCTOSPI I/O manager (OCTOSPIM) The OCTOSPI I/O manager is a low-level interface enabling: - efficient OCTOSPI pin assignment with a full I/O matrix (before alternate function map) - multiplex of Single-, Dual-, Quad-, Octal-SPI interfaces over the same bus and hence support memories embedded in a multichip package The OCTOSPIM main features are: - Supports up to two single-, dual-, quad-, octal-SPI interfaces - Supports up to two ports for pin assignment - Fully programmable I/O matrix for pin assignment by function (data/control/clock) ## 3.27 Delay block (DLYB) The delay block (DLYB) is used to generate an output clock that is dephased from the input clock. The phase of the output clock must be programmed by the user application. The output clock is then used to clock the data received by another peripheral such as a SDMMC or Octo-SPI interface. The delay is voltage and temperature dependent, that may require the application to reconfigure and recenter the output clock phase with the received data. The delay block main features are: - Input clock frequency ranging from 25 to 160 MHz - Up to 12 oversampling phases # 3.28 Analog-to-digital converter (ADC1 and ADC4) The devices embed two successive approximation analog-to-digital converters. **Table 15. ADC features** | ADC modes/features <sup>(1)</sup> | ADC1 | ADC4 | |-----------------------------------------------|----------|----------| | Resolution | 14 bits | 12 bits | | Maximum sampling speed for maximum resolution | 2.5 Msps | 2.5 Msps | | Hardware offset calibration | Х | Х | | Hardware linearity calibration | Х | - | | Single-ended inputs | Х | Х | | Differential inputs | Х | - | | ADC modes/features <sup>(1)</sup> | ADC1 | ADC4 | |-----------------------------------|-------------|------------------| | Injected channel conversion | X | - | | Oversampling | up to x1024 | up to x256 | | Data register | 32 bits | 16 bits | | DMA support | Х | Х | | Parallel data output to MDF | Х | - | | Autonomous mode | - | Х | | Offset compensation | Х | - | | Gain compensation | X | - | | Number of analog watchdogs | 3 | 3 | | Wake-up from Stop mode | - | X <sup>(2)</sup> | Table 15. ADC features (continued) ### 3.28.1 Analog-to-digital converter 1 (ADC1) The ADC1 is a 14-bit ADC successive approximation analog-to-digital converter. This ADC has up to 20 multiplexed channels. A/D conversion of the various channels can be performed in Single, Continuous, Scan or Discontinuous mode. The result of the ADC is stored in a left-aligned or right-aligned 32-bit data register. This ADC is mapped on the AHB bus to allow fast data handling. The analog watchdog features allow the application to detect if the input voltage goes outside the user-defined high or low thresholds. A built-in hardware over sampler allows analog performances to be improved while off-loading the related computational burden from the CPU. An efficient low-power mode is implemented to allow very low consumption at low frequency. The ADC1 main features are: - High-performance features - 14-, 12-, 10-, or 8-bit configurable resolution - A/D conversion time independent from the AHB bus clock frequency - Faster conversion time by lowering resolution - Management of single-ended or differential inputs (programmable per channels) - Fast data handling thanks to the AHB slave bus interface - Self-calibration (both offset and linearity) - Channel-wise programmable sampling time - Flexible sampling time control - Up to four injected channels (analog inputs assignment to regular or injected channels is fully configurable) - Fast context switching thanks to the hardware assistant that prepares the context of the injected channels <sup>1.</sup> X = supported. <sup>2.</sup> Wake-up supported from Stop 0, Stop 1 and Stop 2 modes. - Data alignment with in-built data coherency - Data can be managed by GPDMA for regular channel conversions with FIFO - Data can be routed to MDF for post processing - Four dedicated data registers for the injected channels - Oversampler - 32-bit data register - Oversampling ratio adjustable from 2 to 1024 - Programmable data right and left shift - Data preconditioning - Gain compensation - Offset compensation - Low-power features - Speed adaptive low-power mode to reduce ADC consumption when operating at low frequency - Slow bus frequency application while keeping optimum ADC performance - Automatic control to avoid ADC overrun in low AHB bus clock frequency application (autodelayed mode) - ADC features an external analog input channel: - Up to 17 channels from dedicated GPIO pads - Three additional internal dedicated channels: - One channel for internal reference voltage (VREFINT) - One channel for internal temperature sensor (VSENSE) - One channel for VBAT monitoring channel (VBAT/4) - Start-of-conversion can be initiated: - by software for both regular and injected conversions - by hardware triggers with configurable polarity (internal timers events or GPIO input events) for both regular and injected conversions - Conversion modes - Single mode: the ADC converts a single channel. The conversion is triggered by a special event. - Scan mode: the ADC scans and converts a sequence of channels. - Continuous mode: the ADC converts continuously selected inputs. - Discontinuous mode: the ADC converts a subset of the conversion sequence. - Interrupt generation when the ADC is ready, at end of sampling, end of conversion (regular or injected), end of sequence conversion (regular or injected), analog watchdog 1, 2 or 3 or when an overrun event occurs - Three analog watchdogs - Filtering to ignore out-of-range data - ADC input range: V<sub>SSA</sub> < VIN < VREF+</li> Note: The ADC1 analog block clock frequency must be between 5 MHz and 55 MHz. 4 DS13737 Rev 9 63/341 ### 3.28.2 Analog-to-digital converter 4 (ADC4) The 12-bit ADC4 is a successive approximation analog-to-digital converter. It has up to 25 multiplexed channels allowing it to measure signals from 19 external and six internal sources. A/D conversion of the various channels can be performed in Single, Continuous, Scan or Discontinuous mode. The result of the ADC is stored in a left-aligned or right-aligned 16-bit data register. The analog watchdog feature allows the application to detect if the input voltage goes outside the user-defined higher or lower thresholds. An efficient low-power mode is implemented to allow very low consumption at low frequency. The ADC4 is autonomous in low-power modes down to Stop 2 mode. A built-in hardware oversampler allows analog performances to be improved while off-loading the related computational burden from the CPU. #### The ADC4 main features are: - High performance - 12-, 10-, 8- or, 6-bit configurable resolution - A/D conversion time: 0.4 μs for 12-bit resolution (2.5 MHz), faster conversion times obtained by lowering resolution - Self-calibration - Programmable sampling time - Data alignment with built-in data coherency - DMA support - Low-power - HCLK frequency reduced for low-power operation while still keeping optimum ADC performance - Wait mode: ADC overrun prevented in applications with low frequency HCLK - Auto-off mode: ADC automatically powered off except during the active conversion phase, dramatically reducing the ADC power consumption - Autonomous mode: In low-power modes down to Stop 2 mode, the ADC4 is automatically switched on when a trigger occurs to start conversion, and it is automatically switched off after conversion. Data are transferred in SRAM with DMA. - ADC4 interrupts wake up the device from Stop 0, Stop 1, and Stop 2 modes. - Analog input channels - Up to 19 external analog inputs - One channel for the internal temperature sensor (V<sub>SENSE</sub>) - One channel for the internal reference voltage (V<sub>REFINT</sub>) - One channel for the internal digital core voltage (V<sub>CORF</sub>) - One channel for monitoring the external VBAT power supply pin - Connection to two DAC internal channels - Start-of-conversion can be initiated: - By software - By hardware triggers with configurable polarity (timer events or GPIO input events) - Conversion modes - Conversion of a single channel or scan of a sequence of channels - Selected inputs converted once per trigger in Single mode - Selected inputs converted continuously in Continuous mode - Discontinuous mode - Interrupt generation at the end of sampling, end of conversion, end of sequence conversion, and in case of analog watchdog or overrun events, with wake-up from Stop capability - Analog watchdog - Oversampler - 16-bit data register - Oversampling ratio adjustable from 2 to 256 - Programmable data shift up to 8 bits - ADC supply requirements: 1.62 to 3.6 V - ADC input range: V<sub>SSA</sub> < V<sub>IN</sub> < V<sub>REF+</sub> Note: The ADC4 analog block clock frequency must be between 140 kHz and 55 MHz. ## 3.28.3 Temperature sensor The temperature sensor generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to ADC1 and ADC4 input channel that is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it must be calibrated to obtain a good accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by STMicroelectronics in the system memory area, accessible in read-only mode. Table 16. Temperature sensor calibration values | Calibration value name | Description | Memory address | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | TS_CAL1 | Temperature sensor 14-bit raw data acquired by ADC1 at 30 $^{\circ}$ C (± 5 $^{\circ}$ C), $V_{DDA} = V_{REF+} = 3.0 \text{ V}$ (± 10 mV) | 0x0BFA 0710 - 0x0BFA 0711 | | TS_CAL2 | Temperature sensor 14-bit raw data acquired by ADC1 at 130 °C (± 5 °C), V <sub>DDA</sub> = V <sub>REF+</sub> = 3.0 V (± 10 mV) | 0x0BFA 0742 - 0x0BFA 0743 | ### 3.28.4 Internal voltage reference (VREFINT) The VREFINT provides a stable (bandgap) voltage output for the ADC and the comparators. The VREFINT is internally connected to ADC1 and ADC4 input channels. The precise voltage of VREFINT is individually measured for each part by STMicroelectronics during production test and stored in the system memory area. It is accessible in read-only mode. | Table 17. | Internal | voltage | reference | calibration | values | |-----------|----------|---------|-----------|-------------|--------| |-----------|----------|---------|-----------|-------------|--------| | Calibration value name | Description | Memory address | |------------------------|------------------------------------------------------------------------------------------------------------|---------------------------| | VREFINT_CAL | 14-bit raw data acquired by ADC1 at 30 °C (± 5 °C), V <sub>DDA</sub> = V <sub>REF+</sub> = 3.0 V (± 10 mV) | 0x0BFA 07A5 - 0x0BFA 07A6 | ## 3.28.5 V<sub>BAT</sub> battery voltage monitoring This embedded hardware enables the application to measure the $V_{BAT}$ battery voltage using ADC1 or ADC4 input channel. As the $V_{BAT}$ voltage may be higher than the $V_{DDA}$ , and thus outside the ADC input range, the VBAT pin is internally connected to a bridge divider by four. As a consequence, the converted digital value is a quarter of the $V_{BAT}$ voltage. ## 3.29 Digital-to-analog converter (DAC) The DAC module is a 12-bit, voltage output digital-to-analog converter. The DAC can be configured in 8- or 12-bit mode and may be used with the DMA controller. In 12-bit mode, the data may be left- or right-aligned. The DAC features two output channels, each with its own converter. In dual DAC channel mode, conversions can be done independently or simultaneously when both channels are grouped together for synchronous update operations. An input reference pin, VREF+ (shared with others analog peripherals) is available for better resolution. An internal reference can also be set on the same input. The DAC\_OUTx pin can be used as general-purpose input/output (GPIO) when the DAC output is disconnected from output pad and connected to on chip peripheral. The DAC output buffer can be optionally enabled to allow a high drive output current. An individual calibration can be applied on each DAC output channel. The DAC output channels support a low-power mode, the sample and hold mode. The digital interface supports the following features: - One DAC interface, maximum two output channels - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave and triangular-wave generation - Sawtooth wave generation - Dual DAC channel for independent or simultaneous conversions - DMA capability for each channel including DMA underrun error detection - Double data DMA capability to reduce the bus activity - External triggers for conversion - DAC output channel buffered/unbuffered modes - Buffer offset calibration - Each DAC output can be disconnected from the DAC\_OUTx output pin - DAC output connection to on chip peripherals - Sample and hold mode for low-power operation in Stop mode. The DAC voltage can be changed autonomously with the DMA while the device is in Stop mode. - Autonomous mode to reduce the power consumption for the system - Voltage reference input ## 3.30 Voltage reference buffer (VREFBUF) The devices embed a voltage reference buffer that can be used as voltage reference for ADCs, DACs and also as voltage reference for external components through the VREF+ pin. Figure 6. VREFBUF block diagram The internal voltage reference buffer supports four voltages: 1.5 V, 1.8 V, 2.048 V, and 2.5 V. An external voltage reference can be provided through the VREF+ pin when the internal voltage reference buffer is off. The VREF+ pin is double-bonded with VDDA on some packages. In these packages, the internal voltage reference buffer is not available. # 3.31 Comparators (COMP) The devices embed two rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output channels - Internal reference voltage or submultiple (1/4, 1/2, 3/4) 57 DS13737 Rev 9 67/341 All comparators can wake up from Stop 0, Stop 1 and Stop 2 modes, generate interrupts and breaks for the timers and can also be combined into a window comparator. # 3.32 Operational amplifiers (OPAMP) The devices embed two operational amplifiers with external or internal follower routing and PGA capability. The operational amplifier features: - Low-input bias current - Low-offset voltage - Low-power mode - Rail-to-rail input ## 3.33 Multifunction digital filter (MDF) and audio digital filter (ADF) The table below lists the set of features implemented into the MDF and the ADF. MDF modes/features<sup>(1)</sup> ADF1 MDF1 Number of filters (DFLTx) and serial interfaces (SITFx) 6 1 ADF\_CKI0 / MDF\_CKIy connected to pins Х Sound activity detection (SAD) Χ RXFIFO depth (number of 24-bit words) 4 ADC connected to ADCITF1 ADC1 ADC connected to ADCITF2 Motor dedicated features (SCD, OLD, OEC, INT, snapshot, break) Χ Main path with CIC4, CIC5 Χ Χ Main path with CIC1,2, 3 or FastSinc Х RSFLT, HPF, SAT, SCALE, DLY, Discard functions Χ Χ $\chi^{(2)}$ $X^{(3)}$ Autonomous in Stop mode Table 18. MDF features ## 3.33.1 Multifunction digital filter (MDF) The MDF is a high-performance module dedicated to the connection of external sigma-delta ( $\Sigma\Delta$ ) modulators. It is mainly targeted for the following applications: - audio capture signals - motor control - metering The MDF features six digital serial interfaces (SITFx) and digital filters (DFLTx) with flexible digital processing options to offer up to 24-bit final resolution. The DFLTx of the MDF also include the filters of the ADF (audio digital filter). <sup>1.</sup> X = supported. <sup>2.</sup> Stop 0, Stop 1 and Stop 2 modes only. <sup>3.</sup> Stop 0 and Stop 1 modes only. The MDF can receive, via its serial interfaces, streams coming from various digital sensors. The MDF supports the following standards allowing the connection of various $\Sigma\Delta$ modulator sensors: - SPI interface - Manchester coded 1-wire interface - PDM interface A flexible BSMX (bitstream matrix) allows the connection of any incoming bitstream to any filter. The MDF converts an input data stream into clean decimated digital data words. This conversion is done thanks to low-pass digital filters and decimation blocks. In addition it is possible to insert a high-pass filter or DC offset correction block. The conversion speed and resolution are adjustable according to configurable parameters for digital processing: filter type, filter order, decimation ratio, integrator length. The maximum output data resolution is up to 24 bits. There are two conversion modes: single conversion and continuous modes. The data can be automatically stored in a system RAM buffer through DMA, thus reducing the software overhead. A flexible trigger interface can be used to control the conversion start. This timing control can trigger simultaneous conversions or insert a programmable delay between conversions. The MDF features an OLD (out-off limit detectors) function. There is one OLD for each digital filter chain. Independent programmable thresholds are available for each OLD, making it very suitable for overcurrent detection. An SCD (short circuit detector) is also available for every selected bitstream. The SCD is able to detect a short-circuit condition with a very short latency. Independent programmable thresholds are offered in order to define the short circuit condition. All the digital processing is performed using only the kernel clock. The MDF requests the bus interface clock (AHB clock) only when data must be transferred or when a specific event requests the attention of the system processor. The MDF main features are: - AHB interface - Six serial digital inputs: - configurable SPI interface to connect various digital sensors - configurable Manchester coded interface support - compatible with PDM interface to support digital microphones - Two common clock input/output for ΣΔ modulators - Flexible BSMX for connection between filters and digital inputs - Two inputs to connect the internal ADCs - Six flexible digital filter paths, including: - A configurable CIC filter: - Can be split into two CIC filters: high-resolution filter and out-off limit detector - Can be configured in Sinc<sup>4</sup> filter - Can be configured in Sinc<sup>5</sup> filter - Adjustable decimation ratio - A reshape filter to improve the out-off band rejection and in-band ripple DS13737 Rev 9 69/341 - A high-pass filter to cancel the DC offset - An offset error cancellation - Gain control - Saturation blocks - An out-off limit detector - Short-circuit detector - Clock absence detector - 16- or 24-bit signed output data resolution - Continuous or single conversion - Possibility to delay independently each bitstream - Various trigger possibilities - Break generation on out-of limit or short-circuit detector events - Autonomous functionality in Stop modes - DMA can be used to read the conversion data - Interrupts services ### 3.33.2 Audio digital filter (ADF) The ADF is a high-performance module dedicated to the connection of external $\Sigma\Delta$ modulators. It is mainly targeted for the following applications: - · audio capture signals - metering The ADF features one digital serial interface (SITF0) and one digital filter (DFLT0) with flexible digital processing options to offer up to 24-bit final resolution. The DLFT0 of the ADF is a subset of the digital filters included into the MDF. The ADF serial interface supports several standards allowing the connection of various $\Sigma\Delta$ modulator sensors: - SPI interface - Manchester coded 1-wire interface - PDM interface A flexible BSMX allows the connection of any incoming bitstream to any filter. The ADF converts an input data stream into clean decimated digital data words. This conversion is done thanks to low-pass digital filters and decimation blocks. In addition it is possible to insert a high-pass filter or a DC offset correction block. The conversion speed and resolution are adjustable according to configurable parameters for digital processing: filter type, filter order, decimation ratio. The maximum output data resolution is up to 24 bits. There are two conversion modes: single conversion and continuous modes. The data can be automatically stored in a system RAM buffer through DMA, thus reducing the software overhead. A SAD (sound activity detector) is available for the detection of "speech-like" signals. The SAD is connected at the output of DFLT0. Several parameters can be programmed to adjust properly the SAD to the sound environment. The SAD can strongly reduce the power consumption by preventing the storage of samples into the system memory as long as the observed signal does not match the programmed criteria. A flexible trigger interface can be used to control the start of conversion of the ADF. All the digital processing is performed using only the kernel clock. The ADF requests the bus interface clock (AHB clock) only when data must be transferred or when a specific event requests the attention of the system processor. The ADF main features are: - AHB interface - One serial digital input: - Configurable SPI interface to connect various digital sensors - Configurable Manchester coded interface support - Compatible with PDM interface to support digital microphones - Two common clocks input/output for ΣΔ modulators - Flexible BSMX for connection between filters and digital inputs - One flexible digital filter path, including: - A configurable CIC filter: - Can be configured in Sinc<sup>4</sup> filter - Can be configured in Sinc<sup>5</sup> filter - Adjustable decimation ratio - A reshape filter to improve the out-off band rejection and in-band ripple - A high-pass filter to cancel the DC offset - Gain control - Saturation blocks - Clock absence detector - · Sound activity detector - 16- or 24-bit signed output data resolution - Continuous or single conversion - Possibility to delay independently each bitstream - Various trigger possibilities - Autonomous mode in Stop 0, Stop 1 and Stop 2 modes - Wake-up from Stop with all interrupts - DMA can be used to read the conversion data - Interrupts services DS13737 Rev 9 71/341 ## 3.34 Digital camera interface (DCMI) The DCMI is a synchronous parallel interface able to receive a high-speed data flow from an external 8-, 10-, 12-, or 14-bit CMOS camera module. It supports different data formats: YCbCr4:2:2/RGB565 progressive video and compressed data (JPEG). This interface is for use with black and white cameras, X24 and X5 cameras, and it is assumed that all preprocessing such as resizing is performed in the camera module. The DCMI features are: - 8-, 10-, 12-, or 14-bit parallel interface - Embedded/external line and frame synchronization - Continuous or snapshot mode - Crop feature - Supports the following data formats: - 8/10/12/14-bit progressive video: either monochrome or raw Bayer - YCbCr 4:2:2 progressive video - RGB 565 progressive video - Compressed data: JPEG ## 3.35 Parallel synchronous slave interface (PSSI) The PSSI and the DCMI use the same circuitry. As a result, these two peripherals cannot be used at the same time: when using the PSSI, the DCMI registers cannot be accessed, and vice versa. In addition, the PSSI and the DCMI share the same alternate functions and the same interrupt vector. The PSSI is a generic synchronous 8-/16-bit parallel data input/output slave interface. It enables the transmitter to send a data valid signal that indicates when the data is valid, and the receiver to output a flow control signal that indicates when it is ready to sample the data. The PSSI peripheral main features are the following: - Slave mode operation - 8-bit or 16-bit parallel data input or output - 4-word (16-byte) FIFO - Data enable (PSSI\_DE) alternate function input and ready (PSSI\_RDY) alternate function output When selected, these inputs can either enable the transmitter to indicate when the data is valid, or allow the receiver to indicate when it is ready to sample the data, or both. # 3.36 Touch sensing controller (TSC) The TSC provides a simple solution to add capacitive sensing functionality to any application. A capacitive sensing technology is able to detect finger presence near an electrode that is protected from direct touch by a dielectric (such as glass or plastic). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. The TSC is fully supported by the STMTouch touch sensing firmware library that is free to use and allows touch sensing functionality to be implemented reliably in the end application. The TSC main features are the following: - Proven and robust surface charge transfer acquisition principle - Supports up to 22 capacitive sensing channels - Up to eight capacitive sensing channels can be acquired in parallel offering a very good response time - Spread spectrum feature to improve system robustness in noisy environments - Full hardware management of the charge transfer acquisition sequence - Programmable charge transfer frequency - Programmable sampling capacitor I/O pin - Programmable channel I/O pin - Programmable max count value to avoid long acquisition when a channel is faulty - Dedicated end of acquisition and max count error flags with interrupt capability - One sampling capacitor for up to three capacitive sensing channels to reduce the system components - Compatible with proximity, touchkey, linear and rotary touch sensor implementation - Designed to operate with STMTouch touch sensing firmware library Note: The number of capacitive sensing channels is dependent on the size of the packages and subject to I/O availability. ### 3.37 True random number generator (RNG) The RNG is a true random number generator that provides full entropy outputs to the application as 32-bit samples. It is composed of a live entropy source (analog) and an internal conditioning component. The RNG is a NIST SP 800-90B compliant entropy source that can be used to construct a nondeterministic random bit generator (NDRBG). The true random generator: - delivers 32-bit true random numbers, produced by an analog entropy source conditioned by a NIST SP800-90B approved conditioning stage - can be used as entropy source to construct a nondeterministic random bit generator (NDRBG) - produces four 32-bit random samples every 412 AHB clock cycles if $f_{AHB}$ < 77 MHz (256 RNG clock cycles otherwise) - embeds startup and NIST SP800-90B approved continuous health tests (repetition count and adaptive proportion tests), associated with specific error management - can be disabled to reduce power consumption, or enabled with an automatic low-power mode (default configuration) - has an AMBA AHB slave peripheral, accessible through 32-bit word single accesses only (else an AHB bus error is generated, and the write accesses are ignored) 577 DS13737 Rev 9 73/341 #### 3.38 HASH hardware accelerator (HASH) The HASH is a fully compliant implementation of the secure hash algorithm (SHA-1, SHA-224, SHA-256), the MD5 (message-digest algorithm 5) hash algorithm and the HMAC (keyed-hash message authentication code) algorithm. HMAC is suitable for applications requiring message authentication. The HASH computes FIPS (Federal information processing standards) approved digests of length of 160, 224, 256 bits, for messages of up to $(2^{64} - 1)$ bits. It also computes 128 bits digests for the MD5 algorithm. #### The HASH main features are: - Suitable for data authentication applications, compliant with: - Federal Information Processing Standards Publication FIPS PUB 180-4, Secure Hash Standard (SHA-1 and SHA-2 family) - Federal Information Processing Standards Publication FIPS PUB 186-4, Digital Signature Standard (DSS) - Internet Engineering Task Force (IETF) Request For Comments RFC 1321, MD5 Message-Digest Algorithm - Internet Engineering Task Force (IETF) Request For Comments RFC 2104, HMAC: Keyed-Hashing for Message Authentication and Federal Information Processing Standards Publication FIPS PUB 198-1, The Keyed-Hash Message Authentication Code (HMAC) - Fast computation of SHA-1, SHA-224, SHA-256, and MD5 - 82 (respectively 66) clock cycles for processing one 512-bit block of data using SHA-1 (respectively SHA-256) algorithm - 66 clock cycles for processing one 512-bit block of data using MD5 algorithm - Corresponding 32-bit words of the digest from consecutive message blocks are added to each other to form the digest of the whole message: - Automatic 32-bit words swapping to comply with the internal little-endian representation of the input bit string - Word swapping supported: bits, bytes, half-words, and 32-bit words - Automatic padding to complete the input bit string to fit digest minimum block size of 512 bits (16 × 32 bits) - Single 32-bit input register associated to an internal input FIFO of sixteen 32-bit words, corresponding to one block size - AHB slave peripheral, accessible through 32-bit word accesses only (else an AHB error is generated) - 8 × 32-bit words (H0 to H7) for output message digest - Automatic data flow control with support of direct memory access (DMA) using one channel. Single or fixed burst of 4 supported. - Interruptible message digest computation, on a per-32-bit word basis - Reloadable digest registers - Hashing computation suspend/resume mechanism, including using DMA ## 3.39 Timers and watchdogs The devices include two advanced control timers, up to seven general-purpose timers, two basic timers, four low-power timers, two watchdog timers and two SysTick timers. The table below compares the features of the advanced control, general-purpose and basic timers. | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs | |---------------------|---------------------------|-----------------------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | Advanced control | TIM1, TIM8 | 16 bits | Up, down,<br>Up/down | Any integer<br>between 1 and<br>65536 | Yes | 4 | 3 | | General-<br>purpose | TIM2, TIM3,<br>TIM4, TIM5 | 1 37 nite i i natwaan i and i yae | | Yes | 4 | No | | | General-<br>purpose | TIM15 | 16 bits | Up | Any integer<br>between 1 and<br>65536 | Yes | 2 | 1 | | General-<br>purpose | TIM16,<br>TIM17 | 16 bits | Up | Any integer<br>between 1 and<br>65536 | Yes | 1 | 1 | | Basic | TIM6, TIM7 | 16 bits | Up | Any integer<br>between 1 and<br>65536 | Yes | 0 | No | Table 19. Timer feature comparison #### 3.39.1 Advanced-control timers (TIM1, TIM8) The advanced-control timers can each be seen as a three-phase PWM multiplexed on six channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The four independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) with full modulation capability (0 - 100%) - One-pulse mode output In Debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled in order to turn off any power switches driven by these outputs. Many features are shared with the general-purpose TIMx timers (described in the next section) using the same architecture, so the advanced-control timers can work together with the TIMx timers via the *Timer Link* feature for synchronization or event chaining. # 3.39.2 General-purpose timers (TIM2, TIM3, TIM4, TIM5, TIM15, TIM16, TIM17) There are up to seven synchronizable general-purpose timers embedded in the STM32U575xx devices (see *Table 19* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. TIM2, TIM3, TIM4, and TIM5 They are full-featured general-purpose timers with 32-bit autoreload up/downcounter and 16-bit prescaler. These timers feature four independent channels for input capture/output compare, PWM, or one-pulse mode output. They can work together, or with the other general-purpose timers via the *Timer Link* feature for synchronization or event chaining. The counters can be frozen in Debug mode. All have independent DMA request generation and support quadrature encoders. TIM15, 16 and 17 They are general-purpose timers with mid-range features. They have 16-bit autoreload upcounters and 16-bit prescalers. - TIM15 has two channels and one complementary channel - TIM16 and TIM17 have one channel and one complementary channel All channels can be used for input capture/output compare, PWM, or one-pulse mode output. The timers can work together via the *Timer Link* feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in Debug mode. #### 3.39.3 Basic timers (TIM6 and TIM7) The basic timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit timebase. #### 3.39.4 Low-power timers (LPTIM1, LPTIM2, LPTIM3, LPTIM4) The devices embed four low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by HSI16, MSI, LSE, LSI, or an external clock. They are able to wake up the system from Stop mode. LPTIM1, LPTIM3, and LPTIM4 are active in Stop 0, Stop 1 and Stop 2 modes. LPTIM2 is active in Stop 0 and Stop 1 mode. The low-power timer supports the following features: - 16-bit up counter with 16-bit autoreload register - 3-bit prescaler with eight possible dividing factors (1, 2, 4, 8, 16, 32, 64, 128) - Selectable clock - Internal clock sources: LSE, LSI, HSI16, MSIK (LPTIM1, LPTIM3, LPTIM4 only) or APB clock (LPTIM2 only) - External clock source over LPTIM input (working with no LP oscillator running, used by *Pulse Counter* application) - 16-bit ARR autoreload register - 16-bit capture/compare register - Continuous/One-shot mode - Selectable software/hardware input trigger - Programmable digital glitch filter - Configurable output: pulse, PWM - Configurable I/O polarity - Encoder mode - Repetition counter - Up to 2 independent channels for: - Input capture - PWM generation (edge-aligned mode) - One-pulse mode output - Interrupt generation on 10 events - DMA request generation on the following events: - Update event - Input capture #### 3.39.5 Infrared interface (IRTIM) An infrared interface (IRTIM) for remote control is available on the device. It can be used with an infrared LED to perform remote control functions. It uses internal connections with TIM16 and TIM17. #### 3.39.6 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and an 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and, as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in Debug mode. #### 3.39.7 Window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in Debug mode. #### 3.39.8 SysTick timer The Cortex-M33 with TrustZone embeds two SysTick timers. When TrustZone is activated, two SysTick timers are available: - SysTick, secure instance - SysTick, nonsecure instance DS13737 Rev 9 77/341 When TrustZone is disabled, only one SysTick timer is available. This timer (secure or nonsecure) is dedicated to real-time operating systems, but can also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source #### 3.40 Real-time clock (RTC), tamper and backup registers #### 3.40.1 Real-time clock (RTC) The RTC supports the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), weekday, date, month, year, in BCD (binary-coded decimal) format - Binary mode with 32-bit free-running counter - Automatic correction for 28, 29 (leap year), 30, and 31 days of the month - Two programmable alarms - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision - Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy - Timestamp feature that can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to V<sub>BAT</sub> mode - 17-bit autoreload wake-up timer (WUT) for periodic events with programmable resolution and period - TrustZone support: - RTC fully securable - Alarm A, alarm B, wake-up timer and timestamp individual secure or nonsecure configuration - Alarm A, alarm B, wake-up timer and timestamp individual privileged protection The RTC is supplied through a switch that takes power either from the $V_{DD}$ supply when present or from the VBAT pin. The RTC clock sources can be one of the following: - 32.768 kHz external crystal (LSE) - external resonator or oscillator (LSE) - internal low-power RC oscillator (LSI, with typical frequency of 32 kHz) - high-speed external clock (HSE), divided by a prescaler in the RCC. The RTC is functional in $V_{BAT}$ mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in $V_{BAT}$ mode, but is functional in all low-power modes except Shutdown mode. All RTC events (alarm, wake-up timer, timestamp) can generate an interrupt and wake-up the device from the low-power modes. #### 3.40.2 Tamper and backup registers (TAMP) The antitamper detection circuit is used to protect sensitive data from external attacks. 32 32-bit backup registers are retained in all low-power modes and also in $V_{BAT}$ mode. The backup registers, as well as other secrets in the device, are protected by this antitamper detection circuit with eight tamper pins and eleven internal tampers. The external tamper pins can be configured for edge detection, or level detection with or without filtering, or active tamper that increases the security level by auto checking that the tamper pins are not externally opened or shorted. #### TAMP main features: - A tamper detection can erase the backup registers, backup SRAM, SRAM2, caches, and HASH peripherals. - 32 32-bit backup registers: - The backup registers (TAMP\_BKPxR) are implemented in the backup domain that remains powered-on by V<sub>BAT</sub> when the V<sub>DD</sub> power is switched off. - Up to 8 tamper pins for 8 external tamper detection events: - Active tamper mode: continuous comparison between tamper output and input to protect from physical open-short attacks - Flexible active tamper I/O management: from 4 meshes (each input associated to its own exclusive output) to 7 meshes (single output shared for up to 7 tamper inputs) - Passive tampers: ultra-low-power edge or level detection with internal pull-up hardware management - Configurable digital filter - 11 internal tamper events to protect against transient or environmental perturbation attacks: - Backup domain voltage monitoring - Temperature monitoring - LSE monitoring - RTC calendar overflow - JTAG/SWD access if RDP different from 0 - Monotonic counter overflow - RNG fault - Independent watchdog reset when tamper flag is already set - 3 ADC4 watchdogs - Each tamper can be configured in two modes: - Hardware mode: immediate erase of secrets on tamper detection, including backup registers erase - Software mode: erase of secrets following a tamper detection launched by software - Any tamper detection can generate an RTC time stamp event. DS13737 Rev 9 79/341 - TrustZone support: - Tamper secure or nonsecure configuration - Backup registers configuration in 3 configurable-size areas: - 1 read/write secure area - 1 write secure/read nonsecure area - 1 read/write nonsecure area - Tamper configuration and backup registers privilege protection - Monotonic counter ## 3.41 Inter-integrated circuit interface (I2C) The device embeds four I2C. Refer to *Table 20* for the features implementation. The I<sup>2</sup>C bus interface handles communications between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration, and timing. The I2C peripheral supports: - I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility: - Slave and Master modes, multimaster capability - Standard-mode (Sm), with a bit rate up to 100 Kbit/s - Fast-mode (Fm), with a bit rate up to 400 Kbit/s - Fast-mode Plus (Fm+), with a bit rate up to 1 Mbit/s and 20 mA output drive I/Os - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses - Programmable setup and hold times - Optional clock stretching - System management bus (SMBus) specification rev 3.0 compatibility: - Hardware PEC (packet error checking) generation and verification with ACK control - Address resolution protocol (ARP) support - SMBus alert - Power system management protocol (PMBus) specification rev 1.3 compatibility - Independent clock: a choice of independent clock sources allowing the I<sup>2</sup>C communication speed to be independent from the PCLK reprogramming - Autonomous functionality in Stop modes with wake-up from Stop capability - Programmable analog and digital noise filters - 1-byte buffer with DMA capability Table 20. I2C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | I2C3 | I2C4 | |--------------------------------------------------------------|------|------|------|------| | Standard-mode (up to 100 Kbit/s) | Х | X | X | Χ | | Fast-mode (up to 400 Kbit/s) | Х | Х | Х | Х | | Fast-mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s) | Х | Х | Х | Х | | Programmable analog and digital noise filters | Х | Х | Х | Х | | • | | , | | | |-----------------------------------------------------------|------|------|------|------| | I2C features <sup>(1)</sup> | I2C1 | I2C2 | I2C3 | I2C4 | | SMBus/PMBus hardware support | Х | X | Х | X | | Independent clock | Х | Х | Х | Х | | Autonomous in Stop 0, Stop 1 mode with wake-up capability | Х | Х | Х | Х | | Autonomous in Stop 2 mode with wake-up capability | - | - | Х | - | Table 20. I2C implementation (continued) # 3.42 Universal synchronous/asynchronous receiver transmitter (USART/UART) and low-power universal asynchronous receiver transmitter (LPUART) The devices embed three universal synchronous receiver transmitters (USART1, USART2, and USART3), two universal asynchronous receiver transmitters (UART4, UART5) and one low-power universal asynchronous receiver transmitter (LPUART1). | USART modes/features <sup>(1)</sup> | USART1/2/3 | UART4/5 | LPUART1 | |----------------------------------------------|------------------|------------------|------------------| | Hardware flow control for modem | Х | Χ | Х | | Continuous communication using DMA | Х | Х | Х | | Multiprocessor communication | Х | Х | Х | | Synchronous SPI mode (master/slave) | Х | - | - | | Smartcard mode | Х | - | - | | Single-wire half-duplex communication | Х | Х | Х | | IrDA SIR ENDEC block | Х | Х | - | | LIN mode | Х | Х | - | | Dual-clock domain and wake-up from Stop mode | X <sup>(2)</sup> | X <sup>(2)</sup> | X <sup>(3)</sup> | | Receiver timeout interrupt | Х | Х | - | | Modbus communication | Х | Х | - | | Auto-baud rate detection | Х | Х | - | | Driver enable | Х | Х | Х | | USART data length | | 7, 8 and 9 bits | | | Tx/Rx FIFO | Х | Х | Х | | Tx/Rx FIFO size | | 8 bytes | • | | Autonomous mode | Х | Х | Х | Table 21. USART, UART, and LPUART features <sup>1.</sup> X: supported <sup>1.</sup> X = supported. <sup>2.</sup> Wake-up supported from Stop 0 and Stop 1 modes. <sup>3.</sup> Wake-up supported from Stop 0, Stop 1 and Stop 2 modes. # 3.42.1 Universal synchronous/asynchronous receiver transmitter (USART/UART) The USART offers a flexible means to perform full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. A very wide range of baud rates can be achieved through a fractional baud rate generator. The USART supports both synchronous one-way and half-duplex single-wire communications, as well as LIN (local interconnection network), Smartcard protocol, IrDA (infrared data association) SIR ENDEC specifications, and modem operations (CTS/RTS). Multiprocessor communications are also supported. High-speed data communications up to 20 Mbauds are possible by using the DMA (direct memory access) for multibuffer configuration. The USART main features are: - Full-duplex asynchronous communication - NRZ standard format (mark/space) - Configurable oversampling method by 16 or 8 to achieve the best compromise between speed and clock tolerance - Baud rate generator systems - Two internal FIFOs for transmit and receive data Each FIFO can be enabled/disabled by software and come with a status flag. - A common programmable transmit and receive baud rate - Dual-clock domain with dedicated kernel clock for peripherals independent from PCLK - Auto baud rate detection - Programmable data word length (7, 8 or 9 bits) - Programmable data order with MSB-first or LSB-first shifting - Configurable stop bits (1 or 2 stop bits) - Synchronous SPI Master/Slave mode and clock output/input for synchronous communications - SPI slave transmission underrun error flag - Single-wire half-duplex communications - · Continuous communications using DMA - Received/transmitted bytes are buffered in reserved SRAM using centralized DMA - Separate enable bits for transmitter and receiver - Separate signal polarity control for transmission and reception - Swappable Tx/Rx pin configuration - Hardware flow control for modem and RS-485 transceiver - Communication control/error detection flags - Parity control: - Transmits parity bit - Checks parity of received data byte - Interrupt sources with flags - Multiprocessor communications: wake-up from Mute mode by idle line detection or address mark detection - Autonomous functionality in Stop mode with wake-up from stop capability LIN master synchronous break send capability and LIN slave break detection capability - 13-bit break generation and 10/11-bit break detection when USART is hardware configured for LIN - IrDA SIR encoder decoder supporting 3/16-bit duration for Normal mode - Smartcard mode - Supports the T = 0 and T = 1 asynchronous protocols for smartcards as defined in the ISO/IEC 7816-3 standard - 0.5 and 1.5 stop bits for Smartcard operation - Support for Modbus communication - Timeout feature - CR/LF character recognition #### 3.42.2 Low-power universal asynchronous receiver transmitter (LPUART) The LPUART supports bidirectional asynchronous serial communication with minimum power consumption. It also supports half-duplex single-wire communication and modem operations (CTS/RTS). It allows multiprocessor communication. Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher-speed clock can be used to reach higher baud rates. The LPUART interface can be served by the DMA controller. The LPUART main features are: - Full-duplex asynchronous communications - NRZ standard format (mark/space) - Programmable baud rate - From 300 baud/s to 9600 baud/s using a 32.768 kHz clock source - Higher baud rates can be achieved by using a higher frequency clock source - Two internal FIFOs to transmit and receive data Each FIFO can be enabled/disabled by software and come with status flags for FIFO states. - Dual-clock domain with dedicated kernel clock for peripherals independent from PCLK - Programmable data word length (7 or 8 or 9 bits) - Programmable data order with MSB-first or LSB-first shifting - Configurable stop bits (1 or 2 stop bits) - Single-wire half-duplex communications - Continuous communications using DMA - Received/transmitted bytes are buffered in reserved SRAM using centralized DMA - Separate enable bits for transmitter and receiver - Separate signal polarity control for transmission and reception - Swappable Tx/Rx pin configuration - Hardware flow control for modem and RS-485 transceiver - Transfer detection flags: - Receive buffer full - Transmit buffer empty - Busy and end of transmission flags - Parity control: - Transmits parity bit - Checks parity of received data byte - Four error detection flags: - Overrun error - Noise detection - Frame error - Parity error - Interrupt sources with flags - Multiprocessor communications: wake-up from Mute mode by idle line detection or address mark detection - Autonomous functionality in Stop mode with wake-up from Stop capability ## 3.43 Serial peripheral interface (SPI) The devices embed three serial peripheral interfaces (SPI) that can be used to communicate with external devices while using the specific synchronous protocol. The SPI protocol supports half-duplex, full-duplex, and simplex synchronous, serial communication with external devices. The interface can be configured as master or slave and can operate in multislave or multimaster configurations. The device configured as master provides communication clock (SCK) to the slave device. The slave select (SS) and ready (RDY) signals can be applied optionally just to setup communication with concrete slave and to assure it handles the data flow properly. The Motorola<sup>®</sup> data format is used by default, but some other specific modes are supported as well. #### The SPI main features are: - Full-duplex synchronous transfers on three lines - Half-duplex synchronous transfer on two lines (with bidirectional data line) - Simplex synchronous transfers on two lines (with unidirectional data line) - 4-bit to 32-bit data size selection or fixed to 8-bit and 16-bit only - Multimaster or multislave mode capability - Dual-clock domain, separated clock for the peripheral kernel that can be independent of PCLK - Baud rate prescaler up to kernel frequency/2 or bypass from RCC in Master mode - Protection of configuration and setting - Hardware or software management of SS for both master and slave - Adjustable minimum delays between data and between SS and data flow - Configurable SS signal polarity and timing, MISO x MOSI swap capability - Programmable clock polarity and phase - Programmable data order with MSB-first or LSB-first shifting - Programmable number of data within a transaction to control SS and CRC - Dedicated transmission and reception flags with interrupt capability - SPI Motorola<sup>®</sup> and Texas Instruments<sup>®</sup> formats support - Hardware CRC feature can secure communication at the end of transaction by: - Adding CRC value in Tx mode - Automatic CRC error checking for Rx mode - Error detection with interrupt capability in case of data overrun, CRC error, data underrun at slave, mode fault at master - Two 16x or 8x 8-bit embedded Rx and TxFIFOs with DMA capability - Programmable number of data in transaction - Configurable FIFO thresholds (data packing) - Configurable behavior at slave underrun condition (support of cascaded circular buffers) - Autonomous functionality in Stop modes (handling of the transaction flow and required clock distribution) with wake-up from stop capability - Optional status pin RDY signalizing the slave device ready to handle the data flow. | SPI feature | SPI1, SPI2<br>(full feature set instances) | SPI3<br>(limited feature set instance) | |-----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------| | Data size | Configurable from 4 to 32-bit | 8/16-bit | | CRC computation | CRC polynomial length configurable from 5 to 33-bit | CRC polynomial length configurable from 9 to 17-bit | | Size of FIFOs | 16x 8-bit | 8x 8-bit | | Number of transfered data | Unlimited, expandable | Up to 1024, no data counter | | Autonomous in Stop 0, Stop 1 mode with wake-up capability | Yes | Yes | | Autonomous in Stop 2 mode with wake-up capability | No | Yes | Table 22. SPI features # 3.44 Serial audio interfaces (SAI) The devices embed two SAIs. Refer to *Table 23: SAI implementation* for the features implementation. The SAI bus interface handles communications between the microcontroller and the serial audio protocol. The SAI peripheral supports: - Two independent audio subblocks that can be transmitters or receivers with their respective FIFO - 8-word integrated FIFOs for each audio subblock - Synchronous or asynchronous mode between the audio subblocks - Master or slave configuration independent for both audio subblocks - Clock generator for each audio block to target independent audio frequency sampling when both audio subblocks are configured in master mode - Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit - Peripheral with large configurability and flexibility allowing to target as example the following audio protocol: I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF out - Up to 16 slots available with configurable size and with the possibility to select which ones are active in the audio frame - Number of bits by frame may be configurable - Frame synchronization active level configurable (offset, bit length, level) - First active bit position in the slot is configurable - LSB first or MSB first for data transfer - Mute mode - Stereo/mono audio frame capability - Communication clock strobing edge configurable (SCK) - Error flags with associated interrupts if enabled respectively - Overrun and underrun detection - Anticipated frame synchronization signal detection in Slave mode - Late frame synchronization signal detection in Slave mode - Codec not ready for the AC'97 mode in reception - Interruption sources when enabled: - Errors - FIFO requests - DMA interface with two dedicated channels to handle access to the dedicated integrated FIFO of each SAI audio subblock. **Table 23. SAI implementation** | SAI features <sup>(1)</sup> | SAI1 | SAI2 | |--------------------------------------------------------|-------------|-------------| | I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 | X | Х | | Mute mode | Х | Х | | Stereo/mono audio frame capability. | Х | Х | | 16 slots | Х | Х | | Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit | Х | Х | | FIFO size | X (8 words) | X (8 words) | | SPDIF | Х | Х | | PDM | Х | - | <sup>1.</sup> X: supported # 3.45 Secure digital input/output and MultiMediaCards interface (SDMMC) The SDMMC (SD/SDIO embedded MultiMediaCard e•MMC™ host interface) provides an interface between the AHB bus and SD memory cards, SDIO cards and e•MMC devices. The MultiMediaCard system specifications are available through the MultiMediaCard association website at www.mmca.org, published by the MMCA technical committee. SD memory card and SD I/O card system specifications are available through the SD card Association website at www.sdcard.org. The SDMMC features include the following: - Compliance with Embedded MultiMediaCard System Specification Version 5.1 Card support for three different databus modes: 1-bit (default), 4-bit and 8-bit (HS200 SDMMC\_CK speed limited to maximum allowed I/O speed) (HS400 is not supported). - Full compatibility with previous versions of MultiMediaCards (backward compatibility). - Full compliance with SD memory card specifications version 6.0 (SDR104 SDMMC\_CK speed limited to maximum allowed I/O speed, SPI mode and UHS-II mode not supported). - Full compliance with SDIO card specification version 4.0 Card support for two different databus modes: 1-bit (default) and 4-bit (SDR104 SDMMC\_CK speed limited to maximum allowed I/O speed, SPI mode and UHS-II mode not supported). - Data transfer up to 208 Mbyte/s for the 8-bit mode (Depending maximum allowed I/O speed). - Data and command output enable signals to control external bidirectional drivers - IDMA linked list support The MultiMediaCard/SD bus connects cards to the host. The current version of the SDMMC supports only one SD/SDIO/e•MMC card at any one time and a stack of e•MMC. | SDMMC modes/features <sup>(1)</sup> | SDMMC1 | SDMMC2 | |-------------------------------------|--------|--------| | Variable delay (SDR104, HS200) | X | X | | SDMMC_CKIN | Х | - | | SDMMC_CDIR, SDMMC_D0DIR | Х | - | | SDMMC_D123DIR | Х | - | Table 24. SDMMC features When SDMMC peripherals are used simultaneously: - Only one can be used in e•MMC with 8-bit bus width. - The SDMMC1 SDIO voltage switch use is mutually exclusive with SDMMC2 interfacing e•MMC with 8-bit bus width, as follows: - If SDMMC1 has to support SDIO UHS-I modes (SDR12, SDR25, SDR50, SDR104, or DDR50), SDMMC2 cannot support e•MMC with 8-bit bus width. - if SDMMC2 has to support e•MMC with 8-bit bus width, SDMMC1 supports only SDIO default mode and high-speed mode. <sup>1.</sup> X = supported. #### 3.46 Controller area network (FDCAN) The controller area network (CAN) subsystem consists of one CAN module, a shared message RAM memory and a configuration block. The modules (FDCAN) are compliant with ISO 11898-1: 2015 (CAN protocol specification version 2.0 part A, B) and CAN FD protocol specification version 1.0. A 0.8-Kbyte message RAM implements filters, receives FIFOs, transmits event FIFOs and transmits FIFOs. #### The FDCAN main features are: - Conform with CAN protocol version 2.0 part A, B, and ISO 11898-1: 2015, -4 - CAN FD with maximum 64 data bytes supported - CAN error logging - AUTOSAR and J1939 support - Improved acceptance filtering - 2 receive FIFOs of three payloads each (up to 64 bytes per payload) - Separate signaling on reception of high priority messages - Configurable transmit FIFO / queue of three payloads (up to 64 bytes per payload) - Configurable transmit Event FIFO - Programmable loop-back test mode - Maskable module interrupts - Two clock domains: APB bus interface and CAN core kernel clock - Power-down support # 3.47 USB on-the-go full-speed (OTG\_FS) The devices embed a USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG\_FS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has software-configurable endpoint setting and supports suspend/resume. This interface requires a precise 48 MHz clock that can be generated from the internal main PLL (the clock source must use a HSE crystal oscillator) or by the internal 48 MHz oscillator (HSI48) in automatic-trimming mode. The synchronization for this oscillator can be taken from the USB data stream itself (SOF signalization) that allows crystal less operation. #### The OTG FS features are: - USB-IF certified to the Universal Serial Bus Specification Rev 2.0 - On-chip full-speed PHY - Full support (PHY) for the optional OTG (on-the-go) protocol detailed in the OTG Supplement Rev 2.0 specification - Integrated support for A-B device identification (ID line) - Integrated support for host negotiation protocol (HNP) and session request protocol (SRP) - Allows host to turn V<sub>BUS</sub> off to conserve battery power in OTG applications - Supports OTG monitoring of V<sub>BUS</sub> levels with internal comparators - Supports dynamic host-peripheral switch of role - Software-configurable to operate as: - SRP capable USB FS peripheral (B-device) - SRP capable USB FS/LS host (A-device) - USB On-The-Go Full-Speed dual role device - Supports FS SOF and LS keep-alives with - SOF pulse PAD connectivity - SOF pulse internal connection to timer (TIMx) - Configurable framing period - Configurable end of frame interrupt - USB 2.0 link power management (LPM) support - Includes power saving features such as system stop during USB suspend, switch-off of clock domains internal to the digital core, PHY, and DFIFO power management. - Dedicated RAM of 1.25 Kbytes with advanced FIFO control: - Configurable partitioning of RAM space into different FIFOs for flexible and efficient use of RAM - Each FIFO able to hold multiple packets - Dynamic memory allocation - Configurable FIFO sizes that are not powers of two to allow the use of contiguous memory locations - Max guaranteed USB bandwidth for up to one frame (1 ms) without system intervention - Support of charging port detection as described in Battery Charging Specification revision 1.2 on the FS PHY transceiver only. #### Host-mode features: - External charge pump for VBUS voltage generation. - Up to 12 host channels (pipes): each channel is dynamically reconfigurable to allocate any type of USB transfer. - Built-in hardware scheduler holding: - Up to 12 interrupt plus isochronous transfer requests in the periodic hardware queue - Up to 12 control plus bulk transfer requests in the nonperiodic hardware queue - Management of a shared Rx FIFO, a periodic Tx FIFO and a nonperiodic Tx FIFO for efficient usage of the USB data RAM #### Peripheral-mode features: - 1 bidirectional control endpoint0 - 5 IN endpoints (EPs) configurable to support bulk, interrupt, or isochronous transfers - 5 OUT endpoints configurable to support bulk, interrupt, or isochronous transfers - Management of a shared Rx FIFO and a Tx-OUT FIFO for efficient usage of the USB data RAM - Management of up to 6 dedicated Tx-IN FIFOs (one for each active IN EP) to put less load on the application - Support for the soft disconnect feature DS13737 Rev 9 89/341 #### 3.48 USB Type-C /USB Power Delivery controller (UCPD) The device embeds one controller (UCPD) compliant with USB Type-C Cable and Connector Specification release 2.0 and USB Power Delivery Rev. 3.0 specifications. The controller uses specific I/Os supporting the USB Type-C and USB power delivery requirements, featuring: - USB Type-C pull-up (Rp, all values) and pull-down (Rd) resistors - "Dead battery" support - USB power delivery message transmission and reception - FRS (fast role swap) support The digital controller handles notably: - USB Type-C level detection with debounce, generating interrupts - FRS detection, generating an interrupt - Byte-level interface for USB power delivery payload, generating interrupts (DMA compatible) - USB power delivery timing dividers (including a clock prescaler) - CRC generation/checking - 4b5b encode/decode - Ordered sets (with a programmable ordered set mask at receive) - Frequency recovery in receiver during preamble The interface offers low-power operation compatible with Stop mode, maintaining the capacity to detect incoming USB power delivery messages and FRS signaling. # 3.49 Development support #### 3.49.1 Serial-wire/JTAG debug port (SWJ-DP) The Arm SWJ-DP interface is embedded and is a combined JTAG and serial-wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. Debug is performed using two pins only instead of five required by the JTAG (JTAG pins can be reused as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 3.49.2 Embedded Trace Macrocell The Arm Embedded Trace Macrocell (ETM) provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the devices through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. Real-time instruction and data flow activity be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors. The ETM operates with third party debugger software tools. # 4 Pinout, pin description and alternate functions #### 4.1 Pinout/ballout schematics Figure 7. LQFP48\_SMPS pinout 1. The above figure shows the package top view. Figure 8. LQFP48 pinout 1. The above figure shows the package top view. 4 PB8 PH3-BOOT0 VDD VSS VDD11 PA15 PA14 PB7 PB6 PB5 PB4 PB3 448 445 445 447 443 441 440 440 338 338 338 VBAT 36 ⊂ VDD VSS PC13 35 ⊂ PC14-OSC32\_IN 34 ( PA13 PC15-OSC32 OUT 33 € PA12 PH0-OSC\_IN 32 ( PA11 PH1-OSC OUT 31 ℂ PA10 UFQFPN48 NRST PA9 30 € VSSA \_\_\_\_8 29 ( PA8 VDDA PB15 ⊃ 9 28 ⊂ PA0 PB14 PA1 26 \_ PB13 PA2 25 ⊂ VDD VLXSMPS VDDSMPS VSSSMPS PA3 PA4 PA5 PA6 PA7 PB0 MSv63695V3 Figure 9. UFQFPN48 SMPS pinout Figure 10. UFQFPN48 pinout 1. The above figure shows the package top view. DS13737 Rev 9 92/341 Figure 11. LQFP64\_SMPS pinout Figure 12. LQFP64 pinout Figure 13. WLCSP90\_SMPS ballout Figure 14. LQFP100\_SMPS pinout Figure 15. LQFP100 pinout 2 3 5 6 7 8 10 11 12 PE5 PE3 PE1 PG12 PD6 PD5 PD2 PC11 PA15 VDDUSB Α PH3-BOOT0 PD4 PA12 VBAT PE4 PE2 VDD11 PB4 PG9 PD1 PC12 PC10 В PC14-OSC32 \_IN С PE0 PB8 PA11 PE6 PC13 PB3 PG10 PD3 PD0 PA13 PA14 PC15-OSC32 OUT VDD VDDIO2 PA8 D Ε PF2 PF1 PF4 VSS VSS PC7 PC9 PC8 PH0-OSC\_IN F PF5 PC3 PG8 PC2 VSS VDD PG6 PG7 PC6 PH1-OSC \_OUT PG5 G NRST PC1 PA1 VDD VSS PG4 PG2 PG3 Н PD14 PD13 PD15 VREF+ PA0 PC5 VDD PF14 PE8 PE10 PE12 VDD PD9 PD11 PD12 PF11 PE14 PB14 PB15 Κ VDDA PA2 PA7 PB2 PG1 PE7 PB10 PB13 PF12 PD8 L PF15 PB12 OPAMP2 \_VINM VLX SMPS PE13 Μ PA5 PC4 PB0 PF13 PG0 PE9 VDD11 PD10 Figure 16. UFBGA132\_SMPS ballout 4 DS13737 Rev 9 MSv62931V2 Figure 17. UFBGA132 ballout **A**7/ Figure 18. LQFP144\_SMPS pinout Figure 19. LQFP144 pinout Figure 20. UFBGA169 SMPS ballout | rigure 20. Or BOA103_OMI O Ballout | | | | | | | | | | | | | | |------------------------------------|------------------------|------|------|-------|-----------------|--------|------|------|-------------|-------------|-------|--------|------------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | | А | PE2 | PI6 | VDD | VDD11 | PG15 | VDDIO2 | PG9 | VDD | PC11 | PA15 | VDD | PI1 | PH15 | | В | VDD | vss | PI5 | vss | РВ6 | РВ4 | PD6 | vss | PD0 | PI4 | vss | PIO | PH12 | | С | VBAT | PE4 | PI7 | PE1 | PH3-<br>BOOT0 | PB5 | PG10 | PD4 | PC10 | PA14 | PH14 | PH13 | PH10 | | D | PC14-<br>OSC32<br>_IN | PE5 | PE3 | PE0 | РВ9 | РВ3 | PD7 | PD3 | PH11 | PI3 | PI2 | РН8 | VDD | | E | PC15-<br>OSC32_<br>OUT | PF0 | PC13 | PE6 | РВ8 | PG12 | PD5 | PC12 | РН9 | PH4 | РН6 | vss | VDDUSB | | F | PF8 | vss | PF1 | PF2 | РВ7 | PD1 | PD2 | РН7 | РН5 | PH2 | PA10 | PA13 | PA12 | | G | VDD | PF7 | PF9 | PF5 | PF3 | PF4 | PA8 | PG7 | PC9 | PC8 | PA9 | РС7 | PA11 | | Н | PH0-<br>OSC_IN | vss | NRST | PF10 | OPAMP2<br>_VINM | PF6 | PG1 | PE10 | PG8 | PG6 | PG4 | VDDIO2 | PC6 | | J | PH1-<br>OSC_<br>OUT | PC0 | PC1 | PC2 | PA7 | PG0 | PE9 | PG3 | PG5 | PD14 | PD15 | vss | VDD | | К | РС3 | VSSA | PA0 | PA5 | РВ0 | PF12 | PE8 | PE14 | PB10 | PD12 | PD10 | PD13 | PG2 | | L | VREF+ | VDDA | PA1 | PC4 | PB2 | PF14 | PE7 | PE13 | PB11 | PB12 | PB15 | PD8 | PD9 | | М | OPAMP1<br>_VINM | PA2 | vss | PC5 | PF11 | PF13 | vss | PE11 | PE15 | VSS<br>SMPS | vss | PB14 | PD11 | | N | PA4 | PA3 | VDD | PA6 | PB1 | PF15 | VDD | PE12 | VLX<br>SMPS | VDD<br>SMPS | VDD11 | VDD | PB13 | | | | | | | | | | | | | | | MSv62933V3 | 47/ Figure 21, UFBGA169 ballout | A PE2 PI6 VDD VCAP PG15 VDDIO2 PG9 VDD PC11 PA15 VDD P | 2 13 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | | 11 PH15 | | B VDD VSS PI5 VSS PB6 PB4 PD6 VSS PD0 PI4 VSS P | and Same | | المراجع والمتر | PH12 | | C VBAT PE4 PI7 PE1 PH3- PB5 PG10 PD4 PC10 PA14 PH14 PH | H13 PH10 | | D PC14- OSC32_ N PE5 PE3 PE0 PB9 PB3 PD7 PD3 PH11 PI3 PI2 PF | H8 VDD | | E PC15-<br>OUT PF0 PC13 PE6 PB8 PG12 PD5 PC12 PH9 PH4 PH6 VS | ss (VDDUSB) | | F PF8 VSS PF1 PF2 PB7 PD1 PD2 PH7 PH5 PH2 PA10 PA | A13 PA12 | | G VDD PF7 PF9 PF5 PF3 PF4 PA8 PG7 PC9 PC8 PA9 PC | C7 PA11 | | H PHO_<br>OSC_IN VSS NRST PF10 OPAMP2 PF6 PG1 PE10 PG8 PG4 VDE | DIO2 PC6 | | J PH1- OSC OUT PC0 PC1 PC2 PA7 PG0 PE9 PG3 PG5 PD14 PD15 V8 | ss VDD | | K PC3 (VSSA) PA0 (PA5 (PB0 (PF12 (PE8 (PE14 (PB10 (PD12 (PD10 (PD12 (PD10 (PD12 (PD10 (PD1 | 013 PG2 | | L VREF+ VDDA PA1 PC4 PB2 PF14 PE7 PE13 PB11 PB12 PB15 PE | D8 PD9 | | M (OPAMP1) (PA2) (VSS) (PC5) (PF11) (PF13) (VSS) (PE11) (PE15) (PG11) (VSS) (PE | 314 PD11 | | N PA3 VDD PA6 PB1 PF15 VDD PE12 PG14 PG13 VCAP VE | DD PB13 | | | MSv62927V3 | 1. The above figure shows the package top view. # 4.2 Pin description Table 25. Legend/abbreviations used in the pinout table | | Name | Abbreviation | Definition | | | | | | |-----------|----------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--| | Р | in name | | d in brackets below the pin name, the pin function during reset is the same as the actual pin name | | | | | | | | | S | Supply pin | | | | | | | F | Pin type | I | Input only pin | | | | | | | | | I/O | Input/output pin | | | | | | | | | FT | 5V-tolerant I/O | | | | | | | | | TT | 3.6V-tolerant I/O | | | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | | | | | Option for TT or FT I/Os <sup>(1)</sup> | | | | | | | | | _a | I/O, with analog switch function supplied by V <sub>DDA</sub> | | | | | | | | | _c | I/O with USB Type-C power delivery function | | | | | | | I/O | structure | _d | I/O with USB Type-C power delivery dead battery function | | | | | | | | | _f | I/O, Fm+ capable | | | | | | | | | _h | I/O with high-speed low-voltage mode | | | | | | | | | _0 | I/O with OSC32_IN/OSC32_OUT capability | | | | | | | | | _s | I/O supplied only by V <sub>DDIO2</sub> | | | | | | | | | _t | I/O with a function supplied by V <sub>SW</sub> | | | | | | | | | _u | I/O, with USB function supplied by V <sub>DDUSB</sub> | | | | | | | | | _v | I/O very high-speed capable | | | | | | | | Notes | Unless otherwise specified reset. | by a note, all I/Os are set as analog inputs during and after | | | | | | | Pin | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | | | functions | Additional functions | Functions directly selected/enabled through peripheral registers | | | | | | | <sup>1.</sup> The related I/O structures in the table below are a concatenation of various options. Examples: FT\_hat, FT\_fs, FT\_u, TT\_a. Pinout, pin description and alternate functions | Table 26. S | STM32U575xx p | oin definitions <sup>(1)</sup> | |-------------|---------------|--------------------------------| |-------------|---------------|--------------------------------| | | | | | | Pir | num | ber | | | | | | • | | | | | | |-------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------------------|--------------------------------------| | LQFP48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | 1 | В3 | 1 | A1 | - | - | 1 | ВЗ | 1 | A1 | PE2 | I/O | FT_ha | 1 | TRACECLK, TIM3_ETR, SAI1_CK1, TSC_G7_IO1, LPGPIO1_P14, FMC_A23, SAI1_MCLK_A, EVENTOUT | - | | - | - | C15 | 2 | A2 | 2 | D3 | - | - | 2 | A2 | 2 | D3 | PE3 | I/O | FT_<br>hat | 1 | TRACED0, TIM3_CH1, OCTOSPIM_P1_DQS, TSC_G7_IO2, LPGPIO1_P15, FMC_A19, SAI1_SD_B, EVENTOUT | TAMP_IN6/<br>TAMP_<br>OUT3 | | - | - | D14 | 3 | B2 | 3 | C2 | 1 | 1 | 3 | B2 | 3 | C2 | PE4 | I/O | FT_<br>hat | 1 | TRACED1, TIM3_CH2, SAI1_D2,<br>MDF1_SDI3, TSC_G7_IO3,<br>DCMI_D4/PSSI_D4, FMC_A20,<br>SAI1_FS_A, EVENTOUT | WKUP1,<br>TAMP_IN7/<br>TAMP_<br>OUT8 | | - | - | E13 | 4 | A1 | 4 | D2 | - | - | 4 | A1 | 4 | D2 | PE5 | I/O | FT_<br>hat | - | TRACED2, TIM3_CH3, SAI1_CK2,<br>MDF1_CKI3, TSC_G7_IO4,<br>DCMI_D6/PSSI_D6, FMC_A21,<br>SAI1_SCK_A, EVENTOUT | WKUP2,<br>TAMP_IN8/<br>TAMP_<br>OUT7 | | - | - | D16 | 5 | C2 | 5 | E4 | - | - | 5 | C2 | 5 | E4 | PE6 | I/O | FT_ht | - | TRACED3, TIM3_CH4, SAI1_D1,<br>DCMI_D7/PSSI_D7, FMC_A22,<br>SAI1_SD_A, EVENTOUT | WKUP3,<br>TAMP_IN3/<br>TAMP_<br>OUT6 | | 1 | 1 | C17 | 6 | B1 | 6 | C1 | 1 | 1 | 6 | B1 | 6 | C1 | VBAT | S | - | - | - | - | | _ | - | - | - | - | - | F2 | - | - | - | - | - | F2 | VSS | S | - | - | - | - | **1112** Table 26. STM32U575xx pin definitions<sup>(1)</sup> (continued) | | | | | | Pir | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|------------|----------------------------------------------------------------|--------------------------------------------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 2 | 2 | E15 | 7 | С3 | 7 | E3 | 2 | 2 | 7 | С3 | 7 | E3 | PC13 | I/O | FT | (2) | EVENTOUT | WKUP2,<br>RTC_TS/<br>RTC_OUT1,<br>TAMP_IN1/<br>TAMP_<br>OUT2 | | 3 | 3 | D18 | 8 | C1 | 8 | D1 | 3 | 3 | 8 | C1 | 8 | D1 | PC14-<br>OSC32_IN<br>(PC14) | I/O | FT_o | (2)<br>(3) | EVENTOUT | OSC32_IN | | 4 | 4 | E17 | 9 | D1 | 9 | E1 | 4 | 4 | 9 | D1 | 9 | E1 | PC15-<br>OSC32_OUT<br>(PC15) | I/O | FT_o | (2)<br>(3) | EVENTOUT | OSC32_<br>OUT | | - | - | 1 | - | D2 | 10 | E2 | 1 | - | - | D2 | 10 | E2 | PF0 | I/O | FT_fh | 1 | I2C2_SDA, OCTOSPIM_P2_IO0,<br>FMC_A0, EVENTOUT | - | | - | - | 1 | - | E2 | 11 | F3 | 1 | - | - | E2 | 11 | F3 | PF1 | I/O | FT_fh | 1 | I2C2_SCL, OCTOSPIM_P2_IO1,<br>FMC_A1, EVENTOUT | - | | - | - | - | - | E1 | 12 | F4 | - | - | - | E1 | 12 | F4 | PF2 | I/O | FT_h | - | LPTIM3_CH2, I2C2_SMBA,<br>OCTOSPIM_P2_IO2, FMC_A2,<br>EVENTOUT | WKUP8 | | - | - | - | - | D3 | 13 | G5 | - | - | - | D3 | 13 | G5 | PF3 | I/O | FT_h | - | LPTIM3_IN1, OCTOSPIM_P2_IO3, FMC_A3, EVENTOUT | - | | - | - | - | - | E3 | 14 | G6 | - | - | - | E3 | 14 | G6 | PF4 | I/O | FT_hv | - | LPTIM3_ETR,<br>OCTOSPIM_P2_CLK, FMC_A4,<br>EVENTOUT | - | | - | - | - | - | F2 | 15 | G4 | - | - | - | F2 | 15 | G4 | PF5 | I/O | FT_hv | - | LPTIM3_CH1, OCTOSPIM_P2_NCLK, FMC_A5, EVENTOUT | - | | | Table 26. STM32U575xx | | | | | | | | | | | | | s <sup>(1)</sup> | (contin | uec | 1) | | |------------------------------|-----------------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|------------------------------------------------------------------------------------------------|-------------------------| | | Pin number | | | | | | | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | 10 | F6 | 16 | H2 | - | - | 10 | F6 | 16 | H2 | VSS | S | - | - | - | - | | - | - | - | 11 | F7 | 17 | G1 | - | - | 11 | F7 | 17 | G1 | VDD | S | - | - | - | - | | - | - | - | - | - | 18 | H6 | - | - | - | - | 18 | Н6 | PF6 | I/O | FT_h | - | TIM5_ETR, TIM5_CH1, DCMI_D12/PSSI_D12, OCTOSPIM_P2_NCS, OCTOSPIM_P1_IO3, SAI1_SD_B, EVENTOUT | - | | - | - | - | - | - | 19 | G2 | 1 | - | - | - | 19 | G2 | PF7 | I/O | FT_h | - | TIM5_CH2, FDCAN1_RX,<br>OCTOSPIM_P1_IO2,<br>SAI1_MCLK_B, EVENTOUT | - | | - | - | - | - | - | 20 | F1 | 1 | - | - | - | 20 | F1 | PF8 | I/O | FT_h | - | TIM5_CH3, PSSI_D14,<br>FDCAN1_TX, OCTOSPIM_P1_IO0,<br>SAI1_SCK_B, EVENTOUT | - | | - | - | - | - | - | 21 | G3 | 1 | - | - | - | 21 | G3 | PF9 | I/O | FT_h | - | TIM5_CH4, PSSI_D15,<br>OCTOSPIM_P1_IO1, SAI1_FS_B,<br>TIM15_CH1, EVENTOUT | - | | - | - | - | - | _ | 22 | H4 | - | - | - | - | 22 | H4 | PF10 | I/O | FT_hv | - | OCTOSPIM_P1_CLK, PSSI_D15,<br>MDF1_CCK1,<br>DCMI_D11/PSSI_D11, SAI1_D3,<br>TIM15_CH2, EVENTOUT | - | | 5 | 5 | F18 | 12 | F1 | 23 | H1 | 5 | 5 | 12 | F1 | 23 | H1 | PH0-OSC_IN<br>(PH0) | I/O | FT | - | EVENTOUT | OSC_IN | | 6 | 6 | F16 | 13 | G1 | 24 | J1 | 6 | 6 | 13 | G1 | 24 | J1 | PH1-OSC_OUT<br>(PH1) | I/O | FT | - | EVENTOUT | OSC_OUT | | 7 | 7 | G17 | 14 | G2 | 25 | НЗ | 7 | 7 | 14 | G2 | 25 | НЗ | NRST | I/O | RST | - | - | - | Table 26. STM32U575xx pin definitions<sup>(1)</sup> (continued) | | Pin number | | | | | | | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 8 | F14 | 15 | H2 | 26 | J2 | 1 | 8 | 15 | H2 | 26 | J2 | PC0 | I/O | FT_<br>fha | - | LPTIM1_IN1, OCTOSPIM_P1_IO7,<br>I2C3_SCL(boot), SPI2_RDY,<br>MDF1_SDI4, LPUART1_RX,<br>SDMMC1_D5, SAI2_FS_A,<br>LPTIM2_IN1, EVENTOUT | ADC1_IN1,<br>ADC4_IN1 | | - | 9 | G15 | 16 | G3 | 27 | J3 | 1 | 9 | 16 | G3 | 27 | J3 | PC1 | I/O | FT_<br>fhav | - | TRACED0, LPTIM1_CH1, SPI2_MOSI, I2C3_SDA(boot), MDF1_CKI4, LPUART1_TX, OCTOSPIM_P1_IO4, SDMMC2_CK, SAI1_SD_A, EVENTOUT | ADC1_IN2,<br>ADC4_IN2 | | - | 10 | F12 | 17 | F3 | 28 | J4 | 1 | 10 | 17 | F3 | 28 | J4 | PC2 | I/O | FT_ha | - | LPTIM1_IN2, SPI2_MISO,<br>MDF1_CCK1, OCTOSPIM_P1_IO5,<br>LPGPIO1_P5, EVENTOUT | ADC1_IN3,<br>ADC4_IN3 | | - | 11 | G13 | 18 | F4 | 29 | K1 | 1 | 11 | 18 | F4 | 29 | K1 | PC3 | I/O | FT_ha | - | LPTIM1_ETR, LPTIM3_CH1, SAI1_D1, SPI2_MOSI, OCTOSPIM_P1_IO6, SAI1_SD_A, LPTIM2_ETR, EVENTOUT | ADC1_IN4,<br>ADC4_IN4 | | 8 | 12 | H18 | 19 | H1 | 30 | K2 | 8 | 12 | 19 | H1 | 30 | K2 | VSSA | S | - | - | - | - | | - | - | - | - | - | - | - | - | 1 | 20 | - | 31 | 1 | VREF- | S | - | - | - | - | | - | - | H16 | 20 | J1 | 31 | L1 | - | - | 21 | J1 | 32 | L1 | VREF+ | S | - | - | - | VREFBUF_<br>OUT | | 9 | 13 | J17 | 21 | K1 | 32 | L2 | 9 | 13 | 22 | K1 | 33 | L2 | VDDA | S | - | - | - | - | #### Table 26. STM32U575xx pin definitions<sup>(1)</sup> (continued) Pin number LQFP48 SMPS UFQFPN48 SMPS **UFBGA132 SMPS UFBGA169 SMPS** structure WLCSP90 SMPS LQFP100 SMPS LQFP144 SMPS LQFP64 SMPS Pin type LQFP48 UFQFPN48 Pin name UFBGA169 Notes UFBGA132 LQFP100 LQFP144 Additional LQFP64 (function after Alternate functions functions reset) 0 OPAMP1 TIM2 CH1, TIM5 CH1, TIM8 ETR, VINP. SPI3 RDY, USART2 CTS, ADC1 IN5, FT\_ UART4 TX, OCTOSPIM P2 NCS, I/O WKUP1, 14 G11 22 J2 33 K3 10 14 23 J2 34 K3 PA0 10 hat SDMMC2 CMD. AUDIOCLK. TAMP IN2/ TIM2 ETR. EVENTOUT TAMP OUT1 OPAMP1\_ Н3 M1 Н3 M1 TT VINM OPAMP1 LPTIM1 CH2, TIM2 CH2, VINM. TIM5 CH2, I2C1 SMBA, ADC1\_IN6, SPI1 SCK, USART2\_RTS\_DE, FT\_ WKUP3, 15 J13 23 G4 34 L3 11 15 24 G4 35 L3 PA1 I/O UART4 RX, OCTOSPIM P1 DQS, hat TAMP\_IN5/ LPGPIO1 P0, TIM15 CH1N, TAMP **EVENTOUT** OUT4 TIM2 CH3, TIM5 CH3, SPI1 RDY, COMP1 USART2 TX(boot), LPUART1 TX, INP3. OCTOSPIM P1 NCS, I/O FT ha J15 K2 35 M2 12 16 25 K2 36 M2 PA2 ADC1 IN7, UCPD1 FRSTX1, TIM15 CH1, WKUP4/ **EVENTOUT** LSCO TIM2 CH4, TIM5 CH4, SAI1 CK1, OPAMP1 USART2 RX(boot), LPUART1 RX, VOUT, TT\_ OCTOSPIM P1 CLK, 17 H10 25 L1 36 N2 13 17 26 L1 37 N2 PA3 I/O 13 ADC1 IN8, hav LPGPIO1 P1, SAI1 MCLK A, WKUP5 TIM15 CH2, EVENTOUT 18 K18 26 G7 37 М3 18 27 G7 38 МЗ **VSS** S S 19 K16 27 G6 38 N3 19 28 G6 39 N3 **VDD** | | | | | | Pin | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 14 | 20 | H14 | 28 | L3 | 39 | N1 | 14 | 20 | 29 | L3 | 40 | N1 | PA4 | I/O | TT_ha | - | OCTOSPIM_P1_NCS, SPI1_NSS(boot), SPI3_NSS, USART2_CK, DCMI_HSYNC/PSSI_DE, SAI1_FS_B, LPTIM2_CH1, EVENTOUT | ADC1_IN9,<br>ADC4_IN9,<br>DAC1_<br>OUT1,<br>WKUP2 | | 15 | 21 | H12 | 29 | M1 | 40 | K4 | 15 | 21 | 30 | M1 | 41 | K4 | PA5 | I/O | TT_a | 1 | CSLEEP, TIM2_CH1, TIM2_ETR,<br>TIM8_CH1N, PSSI_D14,<br>SPI1_SCK(boot), USART3_RX,<br>LPTIM2_ETR, EVENTOUT | ADC1_IN10,<br>ADC4_IN10,<br>DAC1_<br>OUT2,<br>WKUP6 | | 16 | 22 | F10 | 30 | L2 | 41 | N4 | 16 | 22 | 31 | L2 | 42 | N4 | PA6 | I/O | FT_ha | - | CDSTOP, TIM1_BKIN, TIM3_CH1, TIM8_BKIN, DCMI_PIXCLK/PSSI_PDCK, SPI1_MISO(boot), USART3_CTS, LPUART1_CTS, OCTOSPIM_P1_IO3, LPGPIO1_P2, TIM16_CH1, EVENTOUT | OPAMP2_<br>VINP,<br>ADC1_IN11,<br>ADC4_IN11,<br>WKUP7 | | - | - | - | - | M2 | - | H5 | - | - | - | M2 | - | H5 | OPAMP2_VINM | ı | TT | - | - | - | | 17 | 23 | K14 | 31 | <b>K</b> 3 | 42 | J5 | 17 | 23 | 32 | K3 | 43 | J5 | PA7 | I/O | FT_<br>fha | - | SRDSTOP, TIM1_CH1N,<br>TIM3_CH2, TIM8_CH1N,<br>I2C3_SCL, SPI1_MOSI(boot),<br>USART3_TX, OCTOSPIM_P1_IO2,<br>LPTIM2_CH2, TIM17_CH1,<br>EVENTOUT | OPAMP2_<br>VINM,<br>ADC1_IN12,<br>ADC4_IN20,<br>WKUP8 | | | | | | | | | | Tab | le 26 | . STN | 132U | 575x | x pin definition | s <sup>(1)</sup> | (contin | uec | 1) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | | | | | | Pir | num | ber | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | - | МЗ | - | L4 | 1 | 24 | 33 | М3 | 44 | L4 | PC4 | I/O | FT_ha | 1 | USART3_TX, OCTOSPIM_P1_IO7,<br>EVENTOUT | COMP1_<br>INM2,<br>ADC1_IN13,<br>ADC4_IN22 | | - | - | G9 | - | J3 | - | M4 | - | 25 | 34 | J3 | 45 | M4 | PC5 | I/O | FT_at | 1 | TIM1_CH4N, SAI1_D3, PSSI_D15,<br>USART3_RX, EVENTOUT | COMP1_<br>INP1,<br>ADC1_IN14,<br>ADC4_IN23,<br>WKUP5,<br>TAMP_IN4/<br>TAMP_<br>OUT5 | | 18 | 24 | K12 | 32 | M4 | 43 | K5 | 18 | 26 | 35 | M4 | 46 | K5 | PB0 | I/O | TT_ha | ı | TIM1_CH2N, TIM3_CH3,<br>TIM8_CH2N, LPTIM3_CH1,<br>SPI1_NSS, USART3_CK,<br>OCTOSPIM_P1_IO1,<br>LPGPIO1_P9, COMP1_OUT,<br>AUDIOCLK, EVENTOUT | OPAMP2_<br>VOUT,<br>ADC1_IN15,<br>ADC4_IN18 | | 19 | 25 | J11 | 33 | L4 | 44 | N5 | 19 | 27 | 36 | L4 | 47 | N5 | PB1 | I/O | FT_ha | 1 | TIM1_CH3N, TIM3_CH4, TIM8_CH3N, LPTIM3_CH2, MDF1_SDI0, USART3_RTS_DE, LPUART1_RTS_DE, OCTOSPIM_P1_IO0, LPGPIO1_P3, LPTIM2_IN1, EVENTOUT | COMP1_<br>INM1,<br>ADC1_IN16,<br>ADC4_IN19,<br>WKUP4 | | | | | | | Pir | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------|-----------------------------------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 26 | K10 | 34 | K4 | 45 | L5 | 20 | 28 | 37 | K4 | 48 | L5 | PB2 | I/O | FT_<br>hat | - | LPTIM1_CH1, TIM8_CH4N, I2C3_SMBA, SPI1_RDY, MDF1_CKI0, OCTOSPIM_P1_DQS, UCPD1_FRSTX1, EVENTOUT | COMP1_<br>INP2,<br>ADC1_IN17,<br>WKUP1,<br>RTC_OUT2 | | - | - | - | - | K5 | 46 | M5 | - | - | - | K5 | 49 | M5 | PF11 | I/O | FT_hv | - | OCTOSPIM_P1_NCLK,<br>DCMI_D12/PSSI_D12,<br>LPTIM4_IN1, EVENTOUT | - | | - | - | ı | ı | L5 | 47 | K6 | ı | ı | - | L5 | 50 | K6 | PF12 | I/O | FT_h | ı | OCTOSPIM_P2_DQS, FMC_A6,<br>LPTIM4_ETR, EVENTOUT | - | | - | - | 1 | - | - | 48 | M7 | - | - | - | - | 51 | M7 | VSS | S | 1 | - | - | - | | - | - | - | - | - | 49 | N7 | - | - | - | - | 52 | N7 | VDD | S | - | - | - | - | | - | - | - | - | M5 | 50 | M6 | - | - | - | M5 | 53 | M6 | PF13 | I/O | FT_h | - | I2C4_SMBA, UCPD1_FRSTX2,<br>FMC_A7, LPTIM4_OUT,<br>EVENTOUT | - | | - | - | - | - | J5 | 51 | L6 | - | - | - | J5 | 54 | L6 | PF14 | I/O | FT_<br>fha | - | I2C4_SCL, TSC_G8_IO1, FMC_A8,<br>EVENTOUT | ADC4_IN5 | | - | - | - | - | L6 | 52 | N6 | - | - | - | L6 | 55 | N6 | PF15 | I/O | FT_<br>fha | - | I2C4_SDA, TSC_G8_IO2,<br>FMC_A9, EVENTOUT | ADC4_IN6 | | - | - | - | - | M6 | 53 | J6 | - | - | - | M6 | 56 | J6 | PG0 | I/O | FT_ha | - | OCTOSPIM_P2_IO4,<br>TSC_G8_IO3, FMC_A10,<br>EVENTOUT | ADC4_IN7 | | - | - | - | - | K6 | 54 | H7 | - | - | - | K6 | 57 | H7 | PG1 | I/O | FT_ha | - | OCTOSPIM_P2_IO5,<br>TSC_G8_IO4, FMC_A11,<br>EVENTOUT | ADC4_IN8 | | | | | | | | | | Tab | le 26 | . STN | 132U | 575x | x pin definition | ıs <sup>(1)</sup> | (contin | uec | I) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|-------------------|---------------|-------|------------------------------------------------------------------------------------------------------|-------------------------| | | | | | | Pin | num | ber | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | Н8 | 35 | K7 | 55 | L7 | - | - | 38 | K7 | 58 | L7 | PE7 | I/O | FT_h | - | TIM1_ETR, MDF1_SDI2, FMC_D4,<br>SAI1_SD_B, EVENTOUT | WKUP6 | | ı | - | J9 | 36 | J6 | 56 | K7 | - | - | 39 | J6 | 59 | K7 | PE8 | I/O | FT_h | 1 | TIM1_CH1N, MDF1_CKI2,<br>FMC_D5, SAI1_SCK_B,<br>EVENTOUT | WKUP7 | | - | - | K8 | 37 | M7 | 57 | J7 | - | - | 40 | M7 | 60 | J7 | PE9 | I/O | FT_hv | - | TIM1_CH1, ADF1_CCK0,<br>MDF1_CCK0,<br>OCTOSPIM_P1_NCLK, FMC_D6,<br>SAI1_FS_B, EVENTOUT | - | | - | - | - | - | - | 58 | - | - | - | - | - | 61 | - | VSS | S | - | - | - | - | | - | - | - | - | J4 | 59 | - | - | - | - | J4 | 62 | - | VDD | S | - | - | - | - | | - | - | J7 | 38 | J7 | 60 | Н8 | - | - | 41 | J7 | 63 | Н8 | PE10 | I/O | FT_<br>hav | - | TIM1_CH2N, ADF1_SDI0,<br>MDF1_SDI4, TSC_G5_IO1,<br>OCTOSPIM_P1_CLK, FMC_D7,<br>SAI1_MCLK_B, EVENTOUT | - | | - | - | - | 39 | L7 | 61 | M8 | - | - | 42 | L7 | 64 | M8 | PE11 | I/O | FT_ha | - | TIM1_CH2, SPI1_RDY, MDF1_CKI4, TSC_G5_IO2, OCTOSPIM_P1_NCS, FMC_D8, EVENTOUT | - | | - | - | - | 40 | J8 | 62 | N8 | - | - | 43 | J8 | 65 | N8 | PE12 | I/O | FT_ha | - | TIM1_CH3N, SPI1_NSS,<br>MDF1_SDI5, TSC_G5_IO3,<br>OCTOSPIM_P1_IO0, FMC_D9,<br>EVENTOUT | - | | - | - | - | 41 | M8 | 63 | L8 | - | - | 44 | M8 | 66 | L8 | PE13 | I/O | FT_ha | - | TIM1_CH3, SPI1_SCK, MDF1_CKI5, TSC_G5_IO4, OCTOSPIM_P1_IO1, FMC_D10, EVENTOUT | - | | | | | | | Pir | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | 42 | K8 | 64 | K8 | ı | ı | 45 | K8 | 67 | K8 | PE14 | I/O | FT_h | 1 | TIM1_CH4, TIM1_BKIN2,<br>SPI1_MISO, OCTOSPIM_P1_IO2,<br>FMC_D11, EVENTOUT | - | | - | 1 | - | 43 | L8 | 65 | M9 | - | - | 46 | L8 | 68 | M9 | PE15 | I/O | FT_h | 1 | TIM1_BKIN, TIM1_CH4N,<br>SPI1_MOSI, OCTOSPIM_P1_IO3,<br>FMC_D12, EVENTOUT | - | | - | 27 | Н6 | 44 | K9 | 66 | K9 | 21 | 29 | 47 | K9 | 69 | K9 | PB10 | I/O | FT_<br>fhv | 1 | TIM2_CH3, LPTIM3_CH1, I2C4_SCL, I2C2_SCL(boot), SPI2_SCK, USART3_TX, LPUART1_RX, TSC_SYNC, OCTOSPIM_P1_CLK, LPGPIO1_P4, COMP1_OUT, SAI1_SCK_A, EVENTOUT | WKUP8 | | - | - | - | 45 | L9 | 67 | L9 | - | - | - | L9 | - | L9 | PB11 | I/O | FT_fh | 1 | TIM2_CH4, I2C4_SDA, I2C2_SDA(boot), SPI2_RDY, USART3_RX, LPUART1_TX, OCTOSPIM_P1_NCS, COMP2_OUT, EVENTOUT | - | | 20 | 28 | K6 | 46 | M10 | 68 | N9 | - | - | - | - | - | - | VLXSMPS | S | - | - | - | - | | 21 | 29 | K4 | 47 | М9 | 69 | N10 | - | - | - | - | - | - | VDDSMPS | S | - | - | - | - | | 22 | 30 | J5 | 48 | L10 | 70 | M10 | - | - | - | - | - | - | VSSSMPS | S | - | - | - | - | | - | - | - | - | - | - | - | 22 | 30 | 48 | L10 | 70 | N11 | VCAP | S | - | - | - | - | | 23 | 31 | K2 | 49 | M11 | 71 | N11 | - | - | - | - | - | - | VDD11 | S | - | - | - | - | | 24 | 32 | J3 | 50 | E9 | 72 | M11 | 23 | 31 | 49 | E9 | 71 | M11 | VSS | S | - | - | - | - | | 25 | 33 | J1 | 51 | D4 | 73 | N12 | 24 | 32 | 50 | D4 | 72 | N12 | VDD | S | - | - | - | - | | | | | | | | | | Tab | le 26 | . STN | 132U | 575x | x pin definition | s <sup>(1)</sup> | (contin | ued | l) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | | | | | | Pin | num | ber | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | SdWS 06dSJTM | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 1 | 1 | ı | L11 | 1 | L10 | 25 | 33 | 51 | L11 | 73 | L10 | PB12 | I/O | FT_<br>hav | 1 | TIM1_BKIN, I2C2_SMBA, SPI2_NSS(boot), MDF1_SDI1, USART3_CK, LPUART1_RTS_DE, TSC_G1_IO1, OCTOSPIM_P1_NCLK, SAI2_FS_A, TIM15_BKIN, EVENTOUT | - | | 26 | 34 | H2 | 52 | K10 | 74 | N13 | 26 | 34 | 52 | K10 | 74 | N13 | PB13 | I/O | FT_fa | 1 | TIM1_CH1N, LPTIM3_IN1, I2C2_SCL, SPI2_SCK(boot), MDF1_CKI1, USART3_CTS, LPUART1_CTS, TSC_G1_IO2, SAI2_SCK_A, TIM15_CH1N, EVENTOUT | - | | 27 | 35 | H4 | 53 | K11 | 75 | M12 | 27 | 35 | 53 | K11 | 75 | M12 | PB14 | I/O | FT_<br>fda | - | TIM1_CH2N, LPTIM3_ETR, TIM8_CH2N, I2C2_SDA, SPI2_MISO(boot), MDF1_SDI2, USART3_RTS_DE, TSC_G1_IO3, SDMMC2_D0, SAI2_MCLK_A, TIM15_CH1, EVENTOUT | UCPD1_<br>DBCC2 | | 28 | 36 | G5 | 54 | K12 | 76 | L11 | 28 | 36 | 54 | K12 | 76 | L11 | PB15 | I/O | FT_c | (4) | RTC_REFIN, TIM1_CH3N,<br>LPTIM2_IN2, TIM8_CH3N,<br>SPI2_MOSI(boot), MDF1_CKI2,<br>FMC_NBL1, SDMMC2_D1,<br>SAI2_SD_A, TIM15_CH2,<br>EVENTOUT | UCPD1_<br>CC2,<br>WKUP7 | | - | - | - | 55 | L12 | 77 | L12 | - | - | 55 | L12 | 77 | L12 | PD8 | I/O | FT_h | - | USART3_TX,<br>DCMI_HSYNC/PSSI_DE,<br>FMC_D13, EVENTOUT | - | | | | | | | Pir | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------------|-------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 1 | ı | 56 | J10 | 78 | L13 | - | - | 56 | J10 | 78 | L13 | PD9 | I/O | FT_h | ı | LPTIM2_IN2, USART3_RX,<br>DCMI_PIXCLK/PSSI_PDCK,<br>FMC_D14, SAI2_MCLK_A,<br>LPTIM3_IN1, EVENTOUT | - | | - | ı | ı | 57 | M12 | 79 | K11 | - | ı | 57 | M12 | 79 | K11 | PD10 | I/O | FT_ha | ı | LPTIM2_CH2, USART3_CK,<br>TSC_G6_IO1, FMC_D15,<br>SAI2_SCK_A, LPTIM3_ETR,<br>EVENTOUT | - | | - | 1 | 1 | 58 | J11 | 80 | M13 | - | 1 | 58 | J11 | 80 | M13 | PD11 | I/O | FT_ha | 1 | I2C4_SMBA, USART3_CTS,<br>TSC_G6_IO2,<br>FMC_CLE/FMC_A16, SAI2_SD_A,<br>LPTIM2_ETR, EVENTOUT | ADC4_IN15 | | - | - | 1 | 59 | J12 | 81 | K10 | - | 1 | 59 | J12 | 81 | K10 | PD12 | I/O | FT_<br>fha | ı | TIM4_CH1, I2C4_SCL,<br>USART3_RTS_DE, TSC_G6_IO3,<br>FMC_ALE/FMC_A17, SAI2_FS_A,<br>LPTIM2_IN1, EVENTOUT | ADC4_IN16 | | - | 1 | 1 | 60 | H11 | 82 | K12 | - | 1 | 60 | H11 | 82 | K12 | PD13 | I/O | FT_<br>fha | ı | TIM4_CH2, I2C4_SDA, TSC_G6_IO4, LPGPIO1_P6, FMC_A18, LPTIM4_IN1, LPTIM2_CH1, EVENTOUT | ADC4_IN17 | | - | 1 | 1 | 1 | - | 83 | J12 | - | - | 1 | - | 83 | J12 | VSS | S | - | - | - | - | | - | - | - | - | - | 84 | J13 | - | - | - | - | 84 | J13 | VDD | S | - | - | | - | | _ | ı | G1 | 61 | H10 | 85 | J10 | - | - | 61 | H10 | 85 | J10 | PD14 | I/O | FT_h | - | TIM4_CH3, FMC_D0,<br>LPTIM3_CH1, EVENTOUT | - | | - | - | G3 | 62 | H12 | 86 | J11 | - | - | 62 | H12 | 86 | J11 | PD15 | I/O | FT_h | - | TIM4_CH4, FMC_D1,<br>LPTIM3_CH2, EVENTOUT | - | | | | | | | | | | Tab | le 26. | STN | 132U | 575x | x pin definition | s <sup>(1)</sup> | (contin | uec | I) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------| | | | | | | Pir | num | ber | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | - | G10 | 87 | K13 | 1 | ı | - | G10 | 87 | K13 | PG2 | I/O | FT_hs | - | SPI1_SCK, FMC_A12,<br>SAI2_SCK_B, EVENTOUT | - | | - | - | - | - | G11 | 88 | J8 | 1 | ı | - | G11 | 88 | J8 | PG3 | I/O | FT_hs | - | SPI1_MISO, FMC_A13,<br>SAI2_FS_B, EVENTOUT | - | | - | - | - | - | G9 | 89 | H11 | 1 | - | - | G9 | 89 | H11 | PG4 | I/O | FT_hs | - | SPI1_MOSI, FMC_A14,<br>SAI2_MCLK_B, EVENTOUT | - | | - | - | - | - | G12 | 90 | J9 | 1 | - | - | G12 | 90 | J9 | PG5 | I/O | FT_hs | - | SPI1_NSS, LPUART1_CTS,<br>FMC_A15, SAI2_SD_B,<br>EVENTOUT | - | | - | - | - | - | F9 | 91 | H10 | - | - | - | F9 | 91 | H10 | PG6 | I/O | FT_hs | - | OCTOSPIM_P1_DQS,<br>I2C3_SMBA, SPI1_RDY,<br>LPUART1_RTS_DE,<br>UCPD1_FRSTX1, EVENTOUT | - | | - | - | - | - | F10 | 92 | G8 | ı | - | - | F10 | 92 | G8 | PG7 | I/O | FT_fhs | - | SAI1_CK1, I2C3_SCL, OCTOSPIM_P2_DQS, MDF1_CCK0, LPUART1_TX, UCPD1_FRSTX2, FMC_INT, SAI1_MCLK_A, EVENTOUT | - | | - | - | - | - | F12 | 93 | Н9 | 1 | - | - | F12 | 93 | Н9 | PG8 | I/O | FT_fs | - | I2C3_SDA, LPUART1_RX,<br>EVENTOUT | - | | - | - | - | - | - | 94 | - | ı | ı | - | 1 | 94 | - | VSS | S | - | - | - | - | | - | - | - | - | - | 95 | H12 | - | - | - | - | 95 | H12 | VDDIO2 | S | - | - | <del>-</del> | - | | - | 37 | G7 | 63 | F11 | 96 | H13 | - | 37 | 63 | F11 | 96 | H13 | PC6 | I/O | FT_a | - | CSLEEP, TIM3_CH1, TIM8_CH1, MDF1_CKI3, SDMMC1_D0DIR, TSC_G4_IO1, DCMI_D0/PSSI_D0, SDMMC2_D6, SDMMC1_D6, SAI2_MCLK_A, EVENTOUT | - | | | | | | | Pin | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 38 | F4 | 64 | E10 | 97 | G12 | - | 38 | 64 | E10 | 97 | G12 | PC7 | I/O | FT_a | - | CDSTOP, TIM3_CH2, TIM8_CH2, MDF1_SDI3, SDMMC1_D123DIR, TSC_G4_IO2, DCMI_D1/PSSI_D1, SDMMC2_D7, SDMMC1_D7, SAI2_MCLK_B, LPTIM2_CH2, EVENTOUT | - | | - | 39 | F2 | 65 | E12 | 98 | G10 | - | 39 | 65 | E12 | 98 | G10 | PC8 | I/O | FT_a | i | SRDSTOP, TIM3_CH3, TIM8_CH3,<br>TSC_G4_IO3, DCMI_D2/PSSI_D2,<br>SDMMC1_D0, LPTIM3_CH1,<br>EVENTOUT | - | | - | 40 | F6 | 66 | E11 | 99 | G9 | - | 40 | 66 | E11 | 99 | G9 | PC9 | I/O | FT_a | 1 | TRACED0, TIM8_BKIN2, TIM3_CH4, TIM8_CH4, DCMI_D3/PSSI_D3, TSC_G4_IO4, OTG_FS_NOE, SDMMC1_D1, LPTIM3_CH2, EVENTOUT | - | | 29 | 41 | F8 | 67 | D12 | 100 | G7 | 29 | 41 | 67 | D12 | 100 | G7 | PA8 | I/O | FT_hv | ı | MCO, TIM1_CH1, SAI1_CK2, SPI1_RDY, USART1_CK, OTG_FS_SOF, TRACECLK, SAI1_SCK_A, LPTIM2_CH1, EVENTOUT | - | | 30 | 42 | E11 | 68 | D10 | 101 | G11 | 30 | 42 | 68 | D10 | 101 | G11 | PA9 | I/O | FT_u | - | TIM1_CH2, SPI2_SCK, DCMI_D0/PSSI_D0, USART1_TX(boot), SAI1_FS_A, TIM15_BKIN, EVENTOUT | OTG_FS_<br>VBUS | | | | | | | | | | Tab | le 26 | . STN | 132U | 575x | x pin definition | s <sup>(1)</sup> | (contin | ued | 1) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------|-------------------------| | | | | | | Pir | num | ber | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | SAWS 064SDTM | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | 31 | 43 | E1 | 69 | D11 | 102 | F11 | 31 | 43 | 69 | D11 | 102 | F11 | PA10 | I/O | FT_u | - | CRS_SYNC, TIM1_CH3, LPTIM2_IN2, SAI1_D1, DCMI_D1/PSSI_D1, USART1_RX(boot), OTG_FS_ID, SAI1_SD_A, TIM17_BKIN, EVENTOUT | - | | 32 | 44 | E3 | 70 | C12 | 103 | G13 | 32 | 44 | 70 | C12 | 103 | G13 | PA11 | I/O | FT_u | 1 | TIM1_CH4, TIM1_BKIN2,<br>SPI1_MISO, USART1_CTS,<br>FDCAN1_RX, OTG_FS_DM(boot),<br>EVENTOUT | - | | 33 | 45 | D2 | 71 | B12 | 104 | F13 | 33 | 45 | 71 | B12 | 104 | F13 | PA12 | I/O | FT_u | - | TIM1_ETR, SPI1_MOSI, OCTOSPIM_P2_NCS, USART1_RTS_DE, FDCAN1_TX, OTG_FS_DP(boot), EVENTOUT | - | | 34 | 46 | D4 | 72 | C10 | 105 | F12 | 34 | 46 | 72 | C10 | 105 | F12 | PA13 (JTMS/<br>SWDIO) | I/O | FT | (5) | JTMS/SWDIO, IR_OUT,<br>OTG_FS_NOE, SAI1_SD_B,<br>EVENTOUT | - | | - | 47 | - | - | - | - | - | - | 47 | - | - | - | - | VSS | S | - | - | - | - | | - | 48 | C1 | 73 | A12 | 106 | E13 | - | 48 | 73 | A12 | 106 | E13 | VDDUSB | S | - | - | - | - | | 35 | - | B2 | 74 | H4 | 107 | E12 | 35 | 1 | 74 | H4 | 107 | E12 | VSS | S | - | - | - | | | 36 | - | A1 | 75 | D9 | 108 | D13 | 36 | - | 75 | D9 | 108 | D13 | VDD | S | - | - | - | - | | 37 | 49 | C3 | 76 | C11 | 109 | C10 | 37 | 49 | 76 | C11 | 109 | C10 | PA14 (JTCK/<br>SWCLK) | I/O | FT | (5) | JTCK/SWCLK, LPTIM1_CH1,<br>I2C1_SMBA, I2C4_SMBA,<br>OTG_FS_SOF, SAI1_FS_B,<br>EVENTOUT | - | Table 26. STM32U575xx pin definitions<sup>(1)</sup> (continued) | | | | | | Pin | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 38 | 50 | E5 | 77 | A11 | 110 | A10 | 38 | 50 | 77 | A11 | 110 | A10 | PA15 (JTDI) | I/O | FT_c | (4)<br>(5) | JTDI, TIM2_CH1, TIM2_ETR, USART2_RX, SPI1_NSS, SPI3_NSS, USART3_RTS_DE, UART4_RTS_DE, SAI2_FS_B, EVENTOUT | UCPD1_<br>CC1 | | - | 51 | E7 | 78 | B11 | 111 | С9 | ı | 51 | 78 | B11 | 111 | С9 | PC10 | I/O | FT_a | - | TRACED1, LPTIM3_ETR, ADF1_CCK1, SPI3_SCK, USART3_TX(boot), UART4_TX, TSC_G3_IO2, DCMI_D8/PSSI_D8, LPGPIO1_P8, SDMMC1_D2, SAI2_SCK_B, EVENTOUT | - | | - | 52 | А3 | 79 | A10 | 112 | A9 | ı | 52 | 79 | A10 | 112 | A9 | PC11 | I/O | FT_ha | - | LPTIM3_IN1, ADF1_SDI0, DCMI_D2/PSSI_D2, OCTOSPIM_P1_NCS, SPI3_MISO, USART3_RX(boot), UART4_RX, TSC_G3_IO3, DCMI_D4/PSSI_D4, UCPD1_FRSTX2, SDMMC1_D3, SAI2_MCLK_B, EVENTOUT | - | | - | 53 | B4 | 80 | B10 | 113 | E8 | 1 | 53 | 80 | B10 | 113 | E8 | PC12 | I/O | FT_<br>hav | - | TRACED3, SPI3_MOSI, USART3_CK, UART5_TX, TSC_G3_IO4, DCMI_D9/PSSI_D9, LPGPIO1_P10, SDMMC1_CK, SAI2_SD_B, EVENTOUT | - | | - | - | C5 | 81 | C9 | 114 | В9 | - | 1 | 81 | C9 | 114 | В9 | PD0 | I/O | FT_h | - | TIM8_CH4N, SPI2_NSS,<br>FDCAN1_RX, FMC_D2,<br>EVENTOUT | - | | - | - | D6 | 82 | В9 | 115 | F6 | - | - | 82 | В9 | 115 | F6 | PD1 | I/O | FT_h | - | SPI2_SCK, FDCAN1_TX, FMC_D3,<br>EVENTOUT | - | DS13737 Rev 9 | | | | | | | | | Tabl | le 26. | STN | 132U | 575x | x pin definition | s <sup>(1)</sup> | (contin | uec | i) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | | | | | | Pin | num | ber | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 54 | A5 | 83 | A9 | 116 | F7 | - | 54 | 83 | A9 | 116 | F7 | PD2 | I/O | FT | - | TRACED2, TIM3_ETR, USART3_RTS_DE, UART5_RX, TSC_SYNC, DCMI_D11/PSSI_D11, LPGPIO1_P7, SDMMC1_CMD, LPTIM4_ETR, EVENTOUT | - | | - | - | - | 84 | C8 | 117 | D8 | 1 | 1 | 84 | C8 | 117 | D8 | PD3 | I/O | FT_hv | ı | SPI2_SCK, DCMI_D5/PSSI_D5,<br>SPI2_MISO, MDF1_SDI0,<br>USART2_CTS,<br>OCTOSPIM_P2_NCS, FMC_CLK,<br>EVENTOUT | - | | - | - | D8 | 85 | В8 | 118 | C8 | ı | ı | 85 | В8 | 118 | C8 | PD4 | I/O | FT_h | ı | SPI2_MOSI, MDF1_CKI0,<br>USART2_RTS_DE,<br>OCTOSPIM_P1_IO4, FMC_NOE,<br>EVENTOUT | - | | - | - | В6 | 86 | A8 | 119 | E7 | 1 | 1 | 86 | A8 | 119 | E7 | PD5 | I/O | FT_h | 1 | SPI2_RDY, USART2_TX,<br>OCTOSPIM_P1_IO5, FMC_NWE,<br>EVENTOUT | - | | - | - | - | - | - | 120 | B8 | - | - | - | - | 120 | B8 | VSS | S | - | - | - | - | | - | - | - | - | - | 121 | A8 | - | 1 | - | - | 121 | A8 | VDD | S | - | - | - | - | | - | - | - | 87 | A7 | 122 | В7 | - | - | 87 | A7 | 122 | В7 | PD6 | I/O | FT_hv | - | SAI1_D1, DCMI_D10/PSSI_D10,<br>SPI3_MOSI, MDF1_SDI1,<br>USART2_RX, OCTOSPIM_P1_IO6,<br>SDMMC2_CK, FMC_NWAIT,<br>SAI1_SD_A, EVENTOUT | - | | | | | | | Pin | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------|-------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | 88 | D7 | 123 | D7 | 1 | - | 88 | D7 | 123 | D7 | PD7 | I/O | FT_h | - | MDF1_CKI1, USART2_CK, OCTOSPIM_P1_IO7, SDMMC2_CMD, FMC_NCE/FMC_NE1, LPTIM4_OUT, EVENTOUT | - | | - | - | C7 | - | В7 | 124 | A7 | - | - | - | В7 | 124 | A7 | PG9 | I/O | FT_hs | - | OCTOSPIM_P2_IO6,<br>SPI3_SCK(boot), USART1_TX,<br>FMC_NCE/FMC_NE2,<br>SAI2_SCK_A, TIM15_CH1N,<br>EVENTOUT | - | | - | - | A7 | - | C7 | 125 | C7 | 1 | - | - | C7 | 125 | C7 | PG10 | I/O | FT_hs | 1 | LPTIM1_IN1, OCTOSPIM_P2_IO7,<br>SPI3_MISO(boot), USART1_RX,<br>FMC_NE3, SAI2_FS_A,<br>TIM15_CH1, EVENTOUT | - | | - | ı | E9 | - | i | ı | ı | ı | ı | ı | M11 | 126 | M10 | PG11 | I/O | FT_hs | ı | LPTIM1_IN2, OCTOSPIM_P1_IO5,<br>SPI3_MOSI, USART1_CTS,<br>SAI2_MCLK_A, TIM15_CH2,<br>EVENTOUT | - | | - | 1 | В8 | - | A6 | 126 | E6 | 1 | 1 | 1 | A6 | 127 | E6 | PG12 | I/O | FT_hs | 1 | LPTIM1_ETR, OCTOSPIM_P2_NCS, SPI3_NSS(boot), USART1_RTS_DE, FMC_NE4, SAI2_SD_A, EVENTOUT | - | | - | - | C9 | - | - | 127 | 1 | 1 | - | - | M10 | 128 | N10 | PG13 | I/O | FT_fhs | 1 | I2C1_SDA, SPI3_RDY,<br>USART1_CK, FMC_A24,<br>EVENTOUT | - | | - | - | A9 | - | - | 128 | - | - | - | - | М9 | 129 | N9 | PG14 | I/O | FT_fhs | - | LPTIM1_CH2, I2C1_SCL,<br>FMC_A25, EVENTOUT | - | DS13737 Rev 9 | | | | | | | | | Tab | le 26. | STN | 132U | 575x | x pin definition | s <sup>(1)</sup> | (contin | ued | 1) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | | 1 | , | 1 | , | Pin | num | ber | | 1 | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | B10 | - | H9 | 129 | - | - | ı | - | H9 | 130 | ı | VSS | S | - | - | - | - | | - | - | A11 | - | D8 | 130 | A6 | - | - | - | D8 | 131 | A6 | VDDIO2 | S | - | - | - | - | | - | - | - | - | - | 131 | A5 | - | - | - | B4 | 132 | A5 | PG15 | I/O | FT_hs | - | LPTIM1_CH1, I2C1_SMBA,<br>OCTOSPIM_P2_DQS,<br>DCMI_D13/PSSI_D13, EVENTOUT | - | | 39 | 55 | D10 | 89 | C6 | 132 | D6 | 39 | 55 | 89 | C6 | 133 | D6 | PB3<br>(JTDO/TRACES<br>WO) | I/O | FT_fa | - | JTDO/TRACESWO, TIM2_CH2,<br>LPTIM1_CH1, ADF1_CCK0,<br>I2C1_SDA, SPI1_SCK, SPI3_SCK,<br>USART1_RTS_DE, CRS_SYNC,<br>LPGPIO1_P11, SDMMC2_D2,<br>SAI1_SCK_B, EVENTOUT | COMP2_<br>INM2 | | 40 | 56 | C11 | 90 | B6 | 133 | В6 | 40 | 56 | 90 | В6 | 134 | В6 | PB4 (NJTRST) | I/O | FT_fa | (5) | NJTRST, LPTIM1_CH2, TIM3_CH1, ADF1_SDI0, I2C3_SDA, SPI1_MISO, SPI3_MISO, USART1_CTS, UART5_RTS_DE, TSC_G2_IO1, DCMI_D12/PSSI_D12, LPGPIO1_P12, SDMMC2_D3, SAI1_MCLK_B, TIM17_BKIN, EVENTOUT | COMP2_<br>INP1 | | 41 | 57 | D12 | 91 | D6 | 134 | C6 | 41 | 57 | 91 | D6 | 135 | C6 | PB5 | I/O | FT_<br>havd | - | LPTIM1_IN1, TIM3_CH2, OCTOSPIM_P1_NCLK, I2C1_SMBA, SPI1_MOSI, SPI3_MOSI(boot), USART1_CK, UART5_CTS, TSC_G2_IO2, DCMI_D10/PSSI_D10, COMP2_OUT, SAI1_SD_B, TIM16_BKIN, EVENTOUT | UCPD1_<br>DBCC1,<br>WKUP6 | **11/2** | | | | | | Pin | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 42 | 58 | A13 | 92 | A5 | 135 | B5 | 42 | 58 | 92 | A5 | 136 | B5 | PB6 | I/O | FT_fa | 1 | LPTIM1_ETR, TIM4_CH1, TIM8_BKIN2, I2C1_SCL(boot), I2C4_SCL, MDF1_SDI5, USART1_TX, TSC_G2_IO3, DCMI_D5/PSSI_D5, SAI1_FS_B, TIM16_CH1N, EVENTOUT | COMP2_<br>INP2,<br>WKUP3 | | 43 | 59 | B12 | 93 | D5 | 136 | F5 | 43 | 59 | 93 | D5 | 137 | F5 | PB7 | I/O | FT_<br>fhav | 1 | LPTIM1_IN2, TIM4_CH2, TIM8_BKIN, I2C1_SDA(boot), I2C4_SDA, MDF1_CKI5, USART1_RX, UART4_CTS, TSC_G2_IO4, DCMI_VSYNC/PSSI_RDY, FMC_NL, TIM17_CH1N, EVENTOUT | COMP2_<br>INM1,<br>PVD_IN,<br>WKUP4 | | 44 | 60 | C13 | 94 | В5 | 137 | C5 | 44 | 60 | 94 | В5 | 138 | C5 | PH3-BOOT0 | I/O | FT | - | EVENTOUT | - | | 45 | 61 | B14 | 95 | C5 | 138 | E5 | 45 | 61 | 95 | C5 | 139 | E5 | PB8 | I/O | FT_f | - | TIM4_CH3, SAI1_CK1, I2C1_SCL, MDF1_CCK0, SPI3_RDY, SDMMC1_CKIN, FDCAN1_RX(boot), DCMI_D6/PSSI_D6, SDMMC2_D4, SDMMC1_D4, SAI1_MCLK_A, TIM16_CH1, EVENTOUT | WKUP5 | | - | - | A15 | 96 | A4 | 139 | D5 | 46 | 62 | 96 | A4 | 140 | D5 | PB9 | I/O | FT_f | - | IR_OUT, TIM4_CH4, SAI1_D2, I2C1_SDA, SPI2_NSS, SDMMC1_CDIR, FDCAN1_TX(boot), DCMI_D7/PSSI_D7, SDMMC2_D5, SDMMC1_D5, SAI1_FS_A, TIM17_CH1, EVENTOUT | - | | | | | | | | | | Tab | le 26. | STN | 132U | 575x | x pin definition | s <sup>(1)</sup> | (contin | uec | l) | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|------------------|---------------|-------|-----------------------------------------------------------------------------|-------------------------| | | | | | | Pir | num | ber | | | | | | | | | | | | | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | 1 | 97 | C4 | 140 | D4 | 1 | - | 97 | C4 | 141 | D4 | PE0 | I/O | FT_h | 1 | TIM4_ETR, DCMI_D2/PSSI_D2,<br>LPGPIO1_P13, FMC_NBL0,<br>TIM16_CH1, EVENTOUT | - | | - | - | - | - | А3 | 141 | C4 | , | - | 98 | А3 | 142 | C4 | PE1 | I/O | FT_h | 1 | DCMI_D3/PSSI_D3, FMC_NBL1,<br>TIM17_CH1, EVENTOUT | - | | - | - | - | - | - | - | - | - | - | 1 | - | - | A4 | VCAP | S | - | - | - | - | | 46 | 62 | A17 | 98 | B4 | 142 | A4 | - | - | - | 1 | ı | ı | VDD11 | S | - | - | - | - | | 47 | 63 | B16 | 99 | E4 | 143 | B4 | 47 | 63 | 99 | E4 | 143 | B4 | VSS | S | - | - | - | - | | 48 | 64 | B18 | 100 | J9 | 144 | А3 | 48 | 64 | 100 | J9 | 144 | А3 | VDD | S | - | - | - | - | | - | - | - | - | - | - | B11 | - | - | - | - | - | B11 | VSS | S | - | - | - | - | | - | - | - | - | - | - | F10 | - | - | - | - | - | F10 | PH2 | I/O | FT_h | - | OCTOSPIM_P1_IO4, EVENTOUT | - | | - | - | - | - | - | - | E10 | - | - | - | - | - | E10 | PH4 | I/O | FT_fh | - | I2C2_SCL, OCTOSPIM_P2_DQS,<br>PSSI_D14, EVENTOUT | - | | - | - | 1 | - | - | - | F9 | 1 | - | 1 | - | - | F9 | PH5 | I/O | FT_f | 1 | I2C2_SDA,<br>DCMI_PIXCLK/PSSI_PDCK,<br>EVENTOUT | - | | - | - | - | - | - | - | E11 | - | - | - | - | - | E11 | PH6 | I/O | FT_hv | - | I2C2_SMBA, OCTOSPIM_P2_CLK,<br>DCMI_D8/PSSI_D8, EVENTOUT | - | | - | - | - | - | - | - | F8 | - | - | - | - | - | F8 | PH7 | I/O | FT_<br>fhv | - | I2C3_SCL, OCTOSPIM_P2_NCLK,<br>DCMI_D9/PSSI_D9, EVENTOUT | - | | - | - | - | - | - | - | D12 | - | - | 1 | - | - | D12 | PH8 | I/O | FT_fh | 1 | I2C3_SDA, OCTOSPIM_P2_IO3,<br>DCMI_HSYNC/PSSI_DE,<br>EVENTOUT | - | | | | | | | Pir | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|------------------------------------------------------------------------|-------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | - | ı | - | E9 | - | - | - | - | ı | E9 | PH9 | I/O | FT_h | 1 | I2C3_SMBA, OCTOSPIM_P2_IO4,<br>DCMI_D0/PSSI_D0, EVENTOUT | - | | - | - | - | - | - | - | C13 | - | - | - | - | - | C13 | PH10 | I/O | FT_h | 1 | TIM5_CH1, OCTOSPIM_P2_IO5,<br>DCMI_D1/PSSI_D1, EVENTOUT | - | | - | - | - | - | - | - | D9 | - | - | - | - | - | D9 | PH11 | I/O | FT_h | - | TIM5_CH2, OCTOSPIM_P2_IO6,<br>DCMI_D2/PSSI_D2, EVENTOUT | - | | - | - | - | - | - | - | B13 | - | - | - | - | - | B13 | PH12 | I/O | FT_h | - | TIM5_CH3, TIM8_CH4N,<br>OCTOSPIM_P2_IO7,<br>DCMI_D3/PSSI_D3, EVENTOUT | - | | - | - | - | - | - | - | C12 | - | - | - | - | - | C12 | PH13 | I/O | FT | - | TIM8_CH1N, FDCAN1_TX,<br>EVENTOUT | - | | - | - | - | - | - | - | C11 | - | - | - | - | - | C11 | PH14 | I/O | FT | 1 | TIM8_CH2N, FDCAN1_RX,<br>DCMI_D4/PSSI_D4, EVENTOUT | - | | - | - | - | - | - | - | A13 | - | - | - | - | - | A13 | PH15 | I/O | FT_h | - | TIM8_CH3N, OCTOSPIM_P2_IO6,<br>DCMI_D11/PSSI_D11, EVENTOUT | - | | - | - | - | - | - | - | A11 | - | - | - | - | - | A11 | VDD | S | - | - | - | - | | - | - | - | - | - | - | B12 | - | - | - | - | - | B12 | PI0 | I/O | FT_h | - | TIM5_CH4, OCTOSPIM_P1_IO5,<br>SPI2_NSS, DCMI_D13/PSSI_D13,<br>EVENTOUT | - | | - | - | - | - | - | - | A12 | - | - | - | - | - | A12 | PI1 | I/O | FT_h | - | SPI2_SCK, OCTOSPIM_P2_IO2,<br>DCMI_D8/PSSI_D8, EVENTOUT | - | | - | - | - | - | - | - | D11 | - | - | - | - | - | D11 | PI2 | I/O | FT_hv | - | TIM8_CH4, SPI2_MISO,<br>OCTOSPIM_P2_IO1,<br>DCMI_D9/PSSI_D9, EVENTOUT | - | DS13737 Rev 9 | Table 26. STM32U575xx | pin definitions <sup>(1)</sup> | (continued) | |-----------------------|--------------------------------|-------------| |-----------------------|--------------------------------|-------------| | | | | | | Pir | num | ber | | | | | | | | | | | | |------------------------------|-------------|--------------|--------------|---------------|--------------|---------------|--------------------|--------|---------|----------|---------|----------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------|-------------------------| | LQFP48 SMPS<br>UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS | UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48<br>UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | UFBGA169 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | - | - | - | D10 | - | 1 | - | - | - | D10 | PI3 | I/O | FT_h | - | TIM8_ETR, SPI2_MOSI,<br>OCTOSPIM_P2_IO0,<br>DCMI_D10/PSSI_D10, EVENTOUT | - | | - | - | - | - | - | - | B2 | - | - | - | - | - | B2 | VSS | S | - | - | - | - | | - | - | - | - | - | - | B1 | - | - | - | - | - | B1 | VDD | S | - | - | - | - | | - | - | - | - | - | - | B10 | - | 1 | - | - | - | B10 | PI4 | I/O | FT | - | TIM8_BKIN, SPI2_RDY,<br>DCMI_D5/PSSI_D5, EVENTOUT | - | | - | - | - | - | - | - | В3 | - | 1 | 1 | - | 1 | В3 | PI5 | I/O | FT_h | - | TIM8_CH1, OCTOSPIM_P2_NCS,<br>DCMI_VSYNC/PSSI_RDY,<br>EVENTOUT | - | | - | - | - | - | - | - | A2 | - | - | ı | - | - | A2 | PI6 | I/O | FT_hv | - | TIM8_CH2, OCTOSPIM_P2_CLK, DCMI_D6/PSSI_D6, EVENTOUT | - | | - | - | _ | - | - | - | СЗ | - | - | - | - | - | С3 | PI7 | I/O | FT_hv | - | TIM8_CH3, OCTOSPIM_P2_NCLK, DCMI_D7/PSSI_D7, EVENTOUT | - | - 1. Function availability depends on the chosen device. - 2. PC13, PC14 and PC15 are supplied through the power switch (by V<sub>SW</sub>). Since the switch only sinks a limited amount of current (3 mA), the use of PC13 to PC15 GPIOs in output mode is limited: - The speed must not exceed 2 MHz with a maximum load of 30 pF. - These GPIOs must not be used as current sources (for example to drive a LED). - 3. After a backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function depends then on the content of the RTC registers that are not reset by the system reset. For details on how to manage these GPIOs, refer to the backup domain and RTC register descriptions in the product reference manual. - 4. After reset, a pull-down resistor (Rd = 5.1 kΩ from UCPD peripheral) can be activated on PA15 and PB15 (UCPD1\_CC1, UCPD1\_CC2). The pull-down on PA15 (UCPD1\_CC1) is activated by high level on PB5 (UCPD1\_DBCC1). The pull-down on PB15 (UCPD1\_CC2) is activated by high level on PB14 (UCPD1\_DBCC2). This pull-down control (dead battery support on UCPD) can be disabled by setting UCPD\_DBDIS = 1 in the PWR\_UCPDR register. - 5. After reset, this pin is configured as JTAG/SWD alternate functions. The internal pull-up on PA15, PA13, PB4 pins and the internal pull-down on PA14 pin are activated. ### 4.3 **Alternate functions** Table 27. Alternate function AF0 to AF7<sup>(1)</sup> | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |-------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|-------------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>I2C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PA0 | - | TIM2_CH1 | TIM5_CH1 | TIM8_ETR | - | - | SPI3_RDY | USART2_CTS | | | PA1 | LPTIM1_CH2 | TIM2_CH2 | TIM5_CH2 | - | I2C1_SMBA | SPI1_SCK | - | USART2_<br>RTS_DE | | | PA2 | - | TIM2_CH3 | TIM5_CH3 | - | - | SPI1_RDY | - | USART2_TX | | | PA3 | - | TIM2_CH4 | TIM5_CH4 | SAI1_CK1 | - | - | - | USART2_RX | | | PA4 | - | - | - | OCTOSPIM_P1<br>_NCS | - | SPI1_NSS | SPI3_NSS | USART2_CK | | | PA5 | CSLEEP | TIM2_CH1 | TIM2_ETR | TIM8_CH1N | PSSI_D14 | SPI1_SCK | - | USART3_RX | | ٨ | PA6 | CDSTOP | TIM1_BKIN | TIM3_CH1 | TIM8_BKIN | DCMI_PIXCL<br>K/PSSI_<br>PDCK | SPI1_MISO | - | USART3_CTS | | Port, | PA7 | SRDSTOP | TIM1_CH1N | TIM3_CH2 | TIM8_CH1N | I2C3_SCL | SPI1_MOSI | - | USART3_TX | | - | PA8 | MCO | TIM1_CH1 | - | SAI1_CK2 | - | SPI1_RDY | - | USART1_CK | | | PA9 | - | TIM1_CH2 | - | SPI2_SCK | - | DCMI_D0/PSSI_D0 | - | USART1_TX | | | PA10 | CRS_SYNC | TIM1_CH3 | LPTIM2_IN2 | SAI1_D1 | - | DCMI_D1/PSSI_D1 | - | USART1_RX | | | PA11 | - | TIM1_CH4 | TIM1_BKIN2 | - | - | SPI1_MISO | - | USART1_CTS | | | PA12 | - | TIM1_ETR | - | - | - | SPI1_MOSI | OCTOSPIM_<br>P2_NCS | USART1_<br>RTS_DE | | | PA13 | JTMS/SWDIO | IR_OUT | - | - | - | - | - | - | | | PA14 | JTCK/SWCLK | LPTIM1_CH1 | - | - | I2C1_SMBA | I2C4_SMBA | - | - | | | PA15 | JTDI | TIM2_CH1 | TIM2_ETR | USART2_RX | - | SPI1_NSS | SPI3_NSS | USART3_<br>RTS_DE | Table 27. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|-------------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>I2C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PB0 | - | TIM1_CH2N | TIM3_CH3 | TIM8_CH2N | LPTIM3_CH1 | SPI1_NSS | - | USART3_CK | | | PB1 | - | TIM1_CH3N | TIM3_CH4 | TIM8_CH3N | LPTIM3_CH2 | - | MDF1_SDI0 | USART3_<br>RTS_DE | | | PB2 | - | LPTIM1_CH1 | - | TIM8_CH4N | I2C3_SMBA | SPI1_RDY | MDF1_CKI0 | - | | | PB3 | JTDO/<br>TRACESWO | TIM2_CH2 | LPTIM1_CH1 | ADF1_CCK0 | I2C1_SDA | SPI1_SCK | SPI3_SCK | USART1_<br>RTS_DE | | | PB4 | NJTRST | LPTIM1_CH2 | TIM3_CH1 | ADF1_SDI0 | I2C3_SDA | SPI1_MISO | SPI3_MISO | USART1_CTS | | | PB5 | - | LPTIM1_IN1 | TIM3_CH2 | OCTOSPIM_<br>P1_NCLK | I2C1_SMBA | SPI1_MOSI | SPI3_MOSI | USART1_CK | | В | PB6 | - | LPTIM1_ETR | TIM4_CH1 | TIM8_BKIN2 | I2C1_SCL | I2C4_SCL | MDF1_SDI5 | USART1_TX | | Port | PB7 | - | LPTIM1_IN2 | TIM4_CH2 | TIM8_BKIN | I2C1_SDA | I2C4_SDA | MDF1_CKI5 | USART1_RX | | | PB8 | 1 | - | TIM4_CH3 | SAI1_CK1 | I2C1_SCL | MDF1_CCK0 | SPI3_RDY | - | | | PB9 | - | IR_OUT | TIM4_CH4 | SAI1_D2 | I2C1_SDA | SPI2_NSS | - | - | | | PB10 | - | TIM2_CH3 | LPTIM3_CH1 | I2C4_SCL | I2C2_SCL | SPI2_SCK | - | USART3_TX | | | PB11 | - | TIM2_CH4 | - | I2C4_SDA | I2C2_SDA | SPI2_RDY | - | USART3_RX | | | PB12 | - | TIM1_BKIN | - | ı | I2C2_SMBA | SPI2_NSS | MDF1_SDI1 | USART3_CK | | | PB13 | - | TIM1_CH1N | LPTIM3_IN1 | - | I2C2_SCL | SPI2_SCK | MDF1_CKI1 | USART3_CTS | | | PB14 | - | TIM1_CH2N | LPTIM3_ETR | TIM8_CH2N | I2C2_SDA | SPI2_MISO | MDF1_SDI2 | USART3_<br>RTS_DE | | | PB15 | RTC_REFIN | TIM1_CH3N | LPTIM2_IN2 | TIM8_CH3N | - | SPI2_MOSI | MDF1_CKI2 | - | Table 27. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>I2C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PC0 | - | LPTIM1_IN1 | - | OCTOSPIM_<br>P1_IO7 | I2C3_SCL | SPI2_RDY | MDF1_SDI4 | | | | PC1 | TRACED0 | LPTIM1_CH1 | - | SPI2_MOSI | I2C3_SDA | - | MDF1_CKI4 | - | | | PC2 | - | LPTIM1_IN2 | - | - | - | SPI2_MISO | MDF1_CCK1 | - | | | PC3 | - | LPTIM1_ETR | LPTIM3_CH1 | SAI1_D1 | - | SPI2_MOSI | - | - | | | PC4 | - | - | - | - | - | - | - | USART3_TX | | | PC5 | - | TIM1_CH4N | - | SAI1_D3 | PSSI_D15 | - | - | USART3_RX | | | PC6 | CSLEEP | - | TIM3_CH1 | TIM8_CH1 | - | - | MDF1_CKI3 | - | | ပ | PC7 | CDSTOP | - | TIM3_CH2 | TIM8_CH2 | - | - | MDF1_SDI3 | - | | Port | PC8 | SRDSTOP | - | TIM3_CH3 | TIM8_CH3 | - | - | - | - | | | PC9 | TRACED0 | TIM8_BKIN2 | TIM3_CH4 | TIM8_CH4 | DCMI_D3/<br>PSSI_D3 | - | - | - | | | PC10 | TRACED1 | - | LPTIM3_ETR | ADF1_CCK1 | - | - | SPI3_SCK | USART3_TX | | | PC11 | - | - | LPTIM3_IN1 | ADF1_SDI0 | DCMI_D2/<br>PSSI_D2 | OCTOSPIM_<br>P1_NCS | SPI3_MISO | USART3_RX | | | PC12 | TRACED3 | - | - | - | - | - | SPI3_MOSI | USART3_CK | | | PC13 | - | - | - | - | - | - | - | - | | | PC14 | - | - | - | - | - | - | - | - | | | PC15 | - | - | - | - | - | - | - | - | # Table 27. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|-------------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>12C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PD0 | - | - | - | TIM8_CH4N | - | SPI2_NSS | - | - | | | PD1 | - | - | - | - | - | SPI2_SCK | - | - | | | PD2 | TRACED2 | - | TIM3_ETR | - | - | - | - | USART3_<br>RTS_DE | | | PD3 | - | - | - | SPI2_SCK | DCMI_D5/<br>PSSI_D5 | SPI2_MISO | MDF1_SDI0 | USART2_CTS | | | PD4 | - | - | - | - | - | SPI2_MOSI | MDF1_CKI0 | USART2_<br>RTS_DE | | | PD5 | - | - | - | - | - | SPI2_RDY | - | USART2_TX | | tD | PD6 | - | - | - | SAI1_D1 | DCMI_D10/<br>PSSI_D10 | SPI3_MOSI | MDF1_SDI1 | USART2_RX | | Port D | PD7 | - | - | - | - | - | - | MDF1_CKI1 | USART2_CK | | | PD8 | - | - | - | - | - | - | - | USART3_TX | | | PD9 | - | ı | LPTIM2_IN2 | - | - | - | - | USART3_RX | | | PD10 | - | - | LPTIM2_CH2 | - | - | - | - | USART3_CK | | | PD11 | - | ı | - | - | I2C4_SMBA | - | - | USART3_CTS | | | PD12 | - | - | TIM4_CH1 | - | I2C4_SCL | - | - | USART3_<br>RTS_DE | | | PD13 | - | - | TIM4_CH2 | - | I2C4_SDA | - | - | - | | | PD14 | - | - | TIM4_CH3 | - | - | - | - | - | | | PD15 | - | - | TIM4_CH4 | - | - | - | - | - | Table 27. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>12C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PE0 | - | - | TIM4_ETR | - | - | - | - | - | | | PE1 | - | - | - | - | - | - | - | - | | | PE2 | TRACECLK | - | TIM3_ETR | SAI1_CK1 | - | - | - | - | | | PE3 | TRACED0 | - | TIM3_CH1 | OCTOSPIM_<br>P1_DQS | - | - | - | - | | | PE4 | TRACED1 | - | TIM3_CH2 | SAI1_D2 | - | - | MDF1_SDI3 | - | | | PE5 | TRACED2 | - | TIM3_CH3 | SAI1_CK2 | - | - | MDF1_CKI3 | - | | | PE6 | TRACED3 | - | TIM3_CH4 | SAI1_D1 | - | - | - | - | | Port E | PE7 | - | TIM1_ETR | - | - | - | - | MDF1_SDI2 | - | | ď | PE8 | - | TIM1_CH1N | - | - | - | - | MDF1_CKI2 | - | | | PE9 | - | TIM1_CH1 | - | ADF1_CCK0 | - | - | MDF1_CCK0 | - | | | PE10 | - | TIM1_CH2N | - | ADF1_SDI0 | - | - | MDF1_SDI4 | - | | | PE11 | - | TIM1_CH2 | - | - | - | SPI1_RDY | MDF1_CKI4 | - | | | PE12 | - | TIM1_CH3N | - | - | - | SPI1_NSS | MDF1_SDI5 | - | | | PE13 | - | TIM1_CH3 | - | - | - | SPI1_SCK | MDF1_CKI5 | - | | | PE14 | - | TIM1_CH4 | TIM1_BKIN2 | - | - | SPI1_MISO | - | - | | | PE15 | - | TIM1_BKIN | - | TIM1_CH4N | - | SPI1_MOSI | - | - | | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>I2C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PF0 | - | - | - | - | I2C2_SDA | OCTOSPIM_P2_IO0 | - | - | | | PF1 | - | - | - | - | I2C2_SCL | OCTOSPIM_P2_IO1 | - | - | | | PF2 | - | - | LPTIM3_CH2 | - | I2C2_SMBA | OCTOSPIM_P2_IO2 | - | - | | | PF3 | - | - | LPTIM3_IN1 | - | - | OCTOSPIM_P2_IO3 | - | - | | | PF4 | - | - | LPTIM3_ETR | - | - | OCTOSPIM_<br>P2_CLK | - | - | | | PF5 | - | - | LPTIM3_CH1 | - | - | OCTOSPIM_<br>P2_NCLK | - | - | | | PF6 | - | TIM5_ETR | TIM5_CH1 | - | DCMI_D12/P<br>SSI_D12 | OCTOSPIM_<br>P2_NCS | - | - | | <u>ا</u> | PF7 | - | - | TIM5_CH2 | - | - | - | - | - | | Port | PF8 | - | - | TIM5_CH3 | - | PSSI_D14 | - | - | - | | | PF9 | - | - | TIM5_CH4 | - | PSSI_D15 | - | - | - | | | PF10 | - | - | - | OCTOSPIM_<br>P1_CLK | PSSI_D15 | - | MDF1_CCK1 | - | | | PF11 | - | - | - | OCTOSPIM_<br>P1_NCLK | - | - | - | - | | | PF12 | - | - | - | - | - | OCTOSPIM_<br>P2_DQS | - | - | | | PF13 | - | - | - | - | I2C4_SMBA | - | - | - | | | PF14 | - | - | - | - | I2C4_SCL | - | - | - | | | PF15 | - | - | - | - | I2C4_SDA | - | - | - | Table 27. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|-------------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>I2C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PG0 | - | - | - | - | - | OCTOSPIM_P2_IO4 | - | - | | | PG1 | - | - | - | - | - | OCTOSPIM_P2_IO5 | - | - | | | PG2 | - | - | - | - | - | SPI1_SCK | - | - | | | PG3 | - | - | - | - | - | SPI1_MISO | - | - | | | PG4 | - | - | - | - | - | SPI1_MOSI | - | - | | | PG5 | - | - | - | - | - | SPI1_NSS | - | - | | | PG6 | - | - | - | OCTOSPIM_<br>P1_DQS | I2C3_SMBA | SPI1_RDY | - | - | | g | PG7 | - | - | - | SAI1_CK1 | I2C3_SCL | OCTOSPIM_<br>P2_DQS | MDF1_CCK0 | - | | Port | PG8 | - | - | - | - | I2C3_SDA | - | - | - | | | PG9 | - | - | - | - | - | OCTOSPIM_P2_IO6 | SPI3_SCK | USART1_TX | | | PG10 | - | LPTIM1_IN1 | - | - | - | OCTOSPIM_P2_IO7 | SPI3_MISO | USART1_RX | | | PG11 | - | LPTIM1_IN2 | - | OCTOSPIM_<br>P1_IO5 | - | - | SPI3_MOSI | USART1_CTS | | | PG12 | - | LPTIM1_ETR | - | - | - | OCTOSPIM_<br>P2_NCS | SPI3_NSS | USART1_<br>RTS_DE | | | PG13 | - | - | - | - | I2C1_SDA | - | SPI3_RDY | USART1_CK | | | PG14 | - | LPTIM1_CH2 | - | - | I2C1_SCL | - | - | - | | | PG15 | - | LPTIM1_CH1 | - | - | I2C1_SMBA | OCTOSPIM_<br>P2_DQS | - | - | Table 27. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |--------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|------------| | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>I2C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PH0 | - | - | - | - | - | - | - | - | | | PH1 | - | - | - | - | - | - | - | - | | | PH2 | - | - | - | OCTOSPIM_<br>P1_IO4 | - | - | - | - | | | PH3 | - | - | - | - | - | - | - | - | | | PH4 | - | - | - | - | I2C2_SCL | OCTOSPIM_<br>P2_DQS | - | - | | | PH5 | - | - | - | - | I2C2_SDA | - | - | - | | L | PH6 | - | - | - | - | I2C2_SMBA | OCTOSPIM_<br>P2_CLK | - | - | | Port H | PH7 | - | - | - | - | I2C3_SCL | OCTOSPIM_<br>P2_NCLK | - | - | | | PH8 | - | - | - | - | I2C3_SDA | OCTOSPIM_P2_IO3 | - | - | | | PH9 | - | - | - | - | I2C3_SMBA | OCTOSPIM_P2_IO4 | - | - | | | PH10 | - | - | TIM5_CH1 | - | - | OCTOSPIM_P2_IO5 | - | - | | | PH11 | - | - | TIM5_CH2 | - | - | OCTOSPIM_P2_IO6 | - | - | | | PH12 | - | - | TIM5_CH3 | TIM8_CH4N | - | OCTOSPIM_P2_IO7 | - | - | | | PH13 | - | - | - | TIM8_CH1N | - | - | - | - | | | PH14 | - | - | - | TIM8_CH2N | - | - | - | - | | | PH15 | - | - | - | TIM8_CH3N | - | OCTOSPIM_P2_IO6 | - | - | Table 27. Alternate function AF0 to AF7<sup>(1)</sup> (continued) | | | | | 1 | late fullction Al | • | , , , , , , , , , , , , , , , , , , , | | | |--------|------|-----------------------|-----------------------|-----------------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------------------------|------------------------------------|------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | | | Port | CRS/LPTIM1/<br>SYS_AF | LPTIM1/<br>TIM1/2/5/8 | LPTIM1/2/3/<br>TIM1/2/3/4/5 | ADF1/I2C4/<br>OCTOSPIM_P1/<br>OTG_FS/SAI1/<br>SPI2/TIM1/8/<br>USART2 | DCMI/<br>12C1/2/3/4/<br>LPTIM3 | DCMI/I2C4/MDF1/<br>OCTOSPIM_P1/2/<br>SPI1/2/3 | I2C3/MDF1/<br>OCTOSPIM_P2/<br>SPI3 | USART1/2/3 | | | PI0 | - | - | TIM5_CH4 | OCTOSPIM_<br>P1_IO5 | - | SPI2_NSS | - | - | | | PI1 | - | - | - | - | - | SPI2_SCK | OCTOSPIM_<br>P2_IO2 | - | | | PI2 | - | - | - | TIM8_CH4 | - | SPI2_MISO | OCTOSPIM_<br>P2_IO1 | - | | Port I | PI3 | - | - | - | TIM8_ETR | - | SPI2_MOSI | OCTOSPIM_<br>P2_IO0 | - | | - | PI4 | - | - | - | TIM8_BKIN | - | SPI2_RDY | - | - | | | PI5 | - | - | - | TIM8_CH1 | - | OCTOSPIM_<br>P2_NCS | - | - | | | PI6 | - | - | - | TIM8_CH2 | - | OCTOSPIM_<br>P2_CLK | - | - | | | PI7 | - | - | - | TIM8_CH3 | - | OCTOSPIM_<br>P2_NCLK | - | - | <sup>1.</sup> Refer to the next table for AF8 to AF15. | Table 29 | Alternate | function | A EQ to | A E 4 E (1) | |-----------|-----------|----------|---------|-------------| | Table 28. | Alternate | Tunction | AFA IO | AFIST | | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------------------------------|-----------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | | Port | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PA0 | UART4_TX | - | OCTOSPIM_<br>P2_NCS | - | SDMMC2_CMD | AUDIOCLK | TIM2_ETR | EVENTOUT | | | PA1 | UART4_RX | - | OCTOSPIM_<br>P1_DQS | LPGPIO1_P0 | - | - | TIM15_CH1N | EVENTOUT | | | PA2 | LPUART1_TX | - | OCTOSPIM_<br>P1_NCS | UCPD1_<br>FRSTX1 | - | - | TIM15_CH1 | EVENTOUT | | | PA3 | LPUART1_RX | - | OCTOSPIM_P1_CLK | LPGPIO1_P1 | - | SAI1_MCLK_A | TIM15_CH2 | EVENTOUT | | | PA4 | - | - | DCMI_HSYNC/<br>PSSI_DE | - | - | SAI1_FS_B | LPTIM2_CH1 | EVENTOUT | | | PA5 | - | - | - | - | - | - | LPTIM2_ETR | EVENTOUT | | Port A | PA6 | LPUART1_CTS | - | OCTOSPIM_P1_IO3 | LPGPIO1_P2 | - | - | TIM16_CH1 | EVENTOUT | | ď | PA7 | - | - | OCTOSPIM_P1_IO2 | - | - | LPTIM2_CH2 | TIM17_CH1 | EVENTOUT | | | PA8 | - | - | OTG_FS_SOF | - | TRACECLK | SAI1_SCK_A | LPTIM2_CH1 | EVENTOUT | | | PA9 | - | - | - | - | - | SAI1_FS_A | TIM15_BKIN | EVENTOUT | | | PA10 | - | - | OTG_FS_ID | - | - | SAI1_SD_A | TIM17_BKIN | EVENTOUT | | | PA11 | - | FDCAN1_RX | OTG_FS_DM | - | - | - | ı | EVENTOUT | | | PA12 | - | FDCAN1_TX | OTG_FS_DP | - | - | - | - | EVENTOUT | | | PA13 | - | - | OTG_FS_NOE | - | - | SAI1_SD_B | - | EVENTOUT | | | PA14 | - | - | OTG_FS_SOF | - | - | SAI1_FS_B | - | EVENTOUT | | | PA15 | UART4_RTS_DE | - | - | - | - | SAI2_FS_B | - | EVENTOUT | Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------------------------------|------------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | | Port | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PB0 | - | - | OCTOSPIM_P1_IO1 | LPGPIO1_P9 | COMP1_OUT | AUDIOCLK | - | EVENTOUT | | | PB1 | LPUART1_<br>RTS_DE | - | OCTOSPIM_P1_IO0 | LPGPIO1_P3 | - | - | LPTIM2_IN1 | EVENTOUT | | | PB2 | - | - | OCTOSPIM_<br>P1_DQS | UCPD1_<br>FRSTX1 | - | - | - | EVENTOUT | | | PB3 | - | - | CRS_SYNC | LPGPIO1_P11 | SDMMC2_D2 | SAI1_SCK_B | - | EVENTOUT | | | PB4 | UART5_RTS_DE | TSC_G2_IO1 | DCMI_D12/<br>PSSI_D12 | LPGPIO1_P12 | SDMMC2_D3 | SAI1_MCLK_B | TIM17_BKIN | EVENTOUT | | | PB5 | UART5_CTS | TSC_G2_IO2 | DCMI_D10/<br>PSSI_D10 | - | COMP2_OUT | SAI1_SD_B | TIM16_BKIN | EVENTOUT | | | PB6 | - | TSC_G2_IO3 | DCMI_D5/PSSI_D5 | - | - | SAI1_FS_B | TIM16_CH1N | EVENTOUT | | Port B | PB7 | UART4_CTS | TSC_G2_IO4 | DCMI_VSYNC/<br>PSSI_RDY | - | FMC_NL | - | TIM17_CH1N | EVENTOUT | | | PB8 | SDMMC1_CKIN | FDCAN1_RX | DCMI_D6/PSSI_D6 | SDMMC2_D4 | SDMMC1_D4 | SAI1_MCLK_A | TIM16_CH1 | EVENTOUT | | | PB9 | SDMMC1_CDIR | FDCAN1_TX | DCMI_D7/PSSI_D7 | SDMMC2_D5 | SDMMC1_D5 | SAI1_FS_A | TIM17_CH1 | EVENTOUT | | | PB10 | LPUART1_RX | TSC_SYNC | OCTOSPIM_P1_CLK | LPGPIO1_P4 | COMP1_OUT | SAI1_SCK_A | - | EVENTOUT | | | PB11 | LPUART1_TX | - | OCTOSPIM_<br>P1_NCS | - | COMP2_OUT | - | - | EVENTOUT | | | PB12 | LPUART1_RTS_<br>DE | TSC_G1_IO1 | OCTOSPIM_<br>P1_NCLK | - | - | SAI2_FS_A | TIM15_BKIN | EVENTOUT | | | PB13 | LPUART1_CTS | TSC_G1_IO2 | - | - | - | SAI2_SCK_A | TIM15_CH1N | EVENTOUT | | | PB14 | - | TSC_G1_IO3 | - | - | SDMMC2_D0 | SAI2_MCLK_A | TIM15_CH1 | EVENTOUT | | | PB15 | - | - | - | FMC_NBL1 | SDMMC2_D1 | SAI2_SD_A | TIM15_CH2 | EVENTOUT | Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------------------------------|------------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | | Port | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PC0 | LPUART1_RX | - | - | - | SDMMC1_D5 | SAI2_FS_A | LPTIM2_IN1 | EVENTOUT | | | PC1 | LPUART1_TX | - | OCTOSPIM_P1_IO4 | - | SDMMC2_CK | SAI1_SD_A | - | EVENTOUT | | | PC2 | - | - | OCTOSPIM_P1_IO5 | LPGPIO1_P5 | - | - | - | EVENTOUT | | | PC3 | - | - | OCTOSPIM_P1_IO6 | - | - | SAI1_SD_A | LPTIM2_ETR | EVENTOUT | | | PC4 | - | - | OCTOSPIM_P1_IO7 | - | - | - | - | EVENTOUT | | | PC5 | - | - | - | - | - | - | - | EVENTOUT | | | PC6 | SDMMC1_<br>D0DIR | TSC_G4_IO1 | DCMI_D0/PSSI_D0 | SDMMC2_D6 | SDMMC1_D6 | SAI2_MCLK_A | - | EVENTOUT | | Port C | PC7 | SDMMC1_<br>D123DIR | TSC_G4_IO2 | DCMI_D1/PSSI_D1 | SDMMC2_D7 | SDMMC1_D7 | SAI2_MCLK_B | LPTIM2_CH2 | EVENTOUT | | P | PC8 | - | TSC_G4_IO3 | DCMI_D2/PSSI_D2 | - | SDMMC1_D0 | - | LPTIM3_CH1 | EVENTOUT | | | PC9 | - | TSC_G4_IO4 | OTG_FS_NOE | - | SDMMC1_D1 | - | LPTIM3_CH2 | EVENTOUT | | | PC10 | UART4_TX | TSC_G3_IO2 | DCMI_D8/PSSI_D8 | LPGPIO1_P8 | SDMMC1_D2 | SAI2_SCK_B | - | EVENTOUT | | | PC11 | UART4_RX | TSC_G3_IO3 | DCMI_D4/PSSI_D4 | UCPD1_<br>FRSTX2 | SDMMC1_D3 | SAI2_MCLK_B | - | EVENTOUT | | | PC12 | UART5_TX | TSC_G3_IO4 | DCMI_D9/PSSI_D9 | LPGPIO1_P10 | SDMMC1_CK | SAI2_SD_B | - | EVENTOUT | | | PC13 | - | - | - | - | - | - | - | EVENTOUT | | | PC14 | - | - | - | - | - | - | - | EVENTOUT | | | PC15 | | | - | | - | - | - | EVENTOUT | ## Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |------|------|--------------------------------|------------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | | Port | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PD0 | - | FDCAN1_RX | - | - | FMC_D2 | - | - | EVENTOUT | | | PD1 | - | FDCAN1_TX | - | - | FMC_D3 | - | ı | EVENTOUT | | | PD2 | UART5_RX | TSC_SYNC | DCMI_D11/<br>PSSI_D11 | LPGPIO1_P7 | SDMMC1_CMD | LPTIM4_ETR | - | EVENTOUT | | | PD3 | - | - | OCTOSPIM_<br>P2_NCS | - | FMC_CLK | - | - | EVENTOUT | | | PD4 | - | - | OCTOSPIM_P1_IO4 | - | FMC_NOE | - | - | EVENTOUT | | | PD5 | - | - | OCTOSPIM_P1_IO5 | - | FMC_NWE | - | - | EVENTOUT | | | PD6 | - | - | OCTOSPIM_P1_IO6 | SDMMC2_CK | FMC_NWAIT | SAI1_SD_A | - | EVENTOUT | | | PD7 | - | - | OCTOSPIM_P1_IO7 | SDMMC2_CMD | FMC_NCE/<br>FMC_NE1 | LPTIM4_OUT | - | EVENTOUT | | Port | PD8 | - | - | DCMI_HSYNC/<br>PSSI_DE | - | FMC_D13 | - | - | EVENTOUT | | | PD9 | - | - | DCMI_PIXCLK/<br>PSSI_PDCK | - | FMC_D14 | SAI2_MCLK_A | LPTIM3_IN1 | EVENTOUT | | | PD10 | - | TSC_G6_IO1 | - | - | FMC_D15 | SAI2_SCK_A | LPTIM3_ETR | EVENTOUT | | | PD11 | - | TSC_G6_IO2 | - | - | FMC_CLE/<br>FMC_A16 | SAI2_SD_A | LPTIM2_ETR | EVENTOUT | | | PD12 | - | TSC_G6_IO3 | - | - | FMC_ALE/<br>FMC_A17 | SAI2_FS_A | LPTIM2_IN1 | EVENTOUT | | | PD13 | - | TSC_G6_IO4 | - | LPGPIO1_P6 | FMC_A18 | LPTIM4_IN1 | LPTIM2_CH1 | EVENTOUT | | | PD14 | - | - | - | - | FMC_D0 | - | LPTIM3_CH1 | EVENTOUT | | | PD15 | - | - | - | - | FMC_D1 | - | LPTIM3_CH2 | EVENTOUT | Pinout, pin description and alternate functions Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------------------------------|------------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | | Port | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PE0 | - | - | DCMI_D2/PSSI_D2 | LPGPIO1_P13 | FMC_NBL0 | - | TIM16_CH1 | EVENTOUT | | | PE1 | - | - | DCMI_D3/PSSI_D3 | - | FMC_NBL1 | - | TIM17_CH1 | EVENTOUT | | | PE2 | - | TSC_G7_IO1 | - | LPGPIO1_P14 | FMC_A23 | SAI1_MCLK_A | - | EVENTOUT | | | PE3 | - | TSC_G7_IO2 | - | LPGPIO1_P15 | FMC_A19 | SAI1_SD_B | - | EVENTOUT | | | PE4 | - | TSC_G7_IO3 | DCMI_D4/PSSI_D4 | - | FMC_A20 | SAI1_FS_A | - | EVENTOUT | | | PE5 | - | TSC_G7_IO4 | DCMI_D6/PSSI_D6 | - | FMC_A21 | SAI1_SCK_A | - | EVENTOUT | | | PE6 | - | - | DCMI_D7/PSSI_D7 | - | FMC_A22 | SAI1_SD_A | - | EVENTOUT | | | PE7 | - | - | - | - | FMC_D4 | SAI1_SD_B | - | EVENTOUT | | Port E | PE8 | - | - | - | - | FMC_D5 | SAI1_SCK_B | - | EVENTOUT | | q | PE9 | - | - | OCTOSPIM_P1_NC<br>LK | - | FMC_D6 | SAI1_FS_B | - | EVENTOUT | | | PE10 | - | TSC_G5_IO1 | OCTOSPIM_P1_CLK | - | FMC_D7 | SAI1_MCLK_B | - | EVENTOUT | | | PE11 | - | TSC_G5_IO2 | OCTOSPIM_<br>P1_NCS | - | FMC_D8 | - | - | EVENTOUT | | | PE12 | - | TSC_G5_IO3 | OCTOSPIM_P1_IO0 | - | FMC_D9 | - | - | EVENTOUT | | | PE13 | - | TSC_G5_IO4 | OCTOSPIM_P1_IO1 | - | FMC_D10 | - | - | EVENTOUT | | | PE14 | - | - | OCTOSPIM_P1_IO2 | - | FMC_D11 | - | - | EVENTOUT | | | PE15 | - | - | OCTOSPIM_P1_IO3 | - | FMC_D12 | - | - | EVENTOUT | Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------------------------------|------------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | | Port | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PF0 | - | - | - | - | FMC_A0 | - | - | EVENTOUT | | | PF1 | - | - | - | - | FMC_A1 | - | - | EVENTOUT | | | PF2 | - | - | - | - | FMC_A2 | - | - | EVENTOUT | | | PF3 | - | - | - | - | FMC_A3 | - | - | EVENTOUT | | | PF4 | - | - | - | - | FMC_A4 | - | - | EVENTOUT | | | PF5 | - | - | - | - | FMC_A5 | - | - | EVENTOUT | | | PF6 | - | - | OCTOSPIM_P1_IO3 | - | - | SAI1_SD_B | - | EVENTOUT | | | PF7 | - | FDCAN1_RX | OCTOSPIM_P1_IO2 | - | - | SAI1_MCLK_B | - | EVENTOUT | | L<br>L | PF8 | - | FDCAN1_TX | OCTOSPIM_P1_IO0 | - | - | SAI1_SCK_B | - | EVENTOUT | | Port | PF9 | - | - | OCTOSPIM_P1_IO1 | - | - | SAI1_FS_B | TIM15_CH1 | EVENTOUT | | | PF10 | - | - | DCMI_D11/<br>PSSI_D11 | - | - | SAI1_D3 | TIM15_CH2 | EVENTOUT | | | PF11 | - | - | DCMI_D12/<br>PSSI_D12 | - | - | LPTIM4_IN1 | - | EVENTOUT | | | PF12 | - | - | - | - | FMC_A6 | LPTIM4_ETR | - | EVENTOUT | | | PF13 | - | - | - | UCPD1_<br>FRSTX2 | FMC_A7 | LPTIM4_OUT | - | EVENTOUT | | | PF14 | - | TSC_G8_IO1 | - | - | FMC_A8 | - | - | EVENTOUT | | | PF15 | - | TSC_G8_IO2 | - | - | FMC_A9 | - | - | EVENTOUT | Pinout, pin description and alternate functions Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------------------------------|------------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | | Port | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PG0 | - | TSC_G8_IO3 | - | - | FMC_A10 | - | - | EVENTOUT | | | PG1 | - | TSC_G8_IO4 | - | - | FMC_A11 | - | - | EVENTOUT | | | PG2 | - | - | - | - | FMC_A12 | SAI2_SCK_B | - | EVENTOUT | | | PG3 | - | - | - | - | FMC_A13 | SAI2_FS_B | - | EVENTOUT | | | PG4 | - | - | - | - | FMC_A14 | SAI2_MCLK_B | - | EVENTOUT | | | PG5 | LPUART1_CTS | - | - | - | FMC_A15 | SAI2_SD_B | - | EVENTOUT | | | PG6 | LPUART1_<br>RTS_DE | - | - | UCPD1_<br>FRSTX1 | - | - | - | EVENTOUT | | Port G | PG7 | LPUART1_TX | - | - | UCPD1_<br>FRSTX2 | FMC_INT | SAI1_MCLK_A | - | EVENTOUT | | Por | PG8 | LPUART1_RX | - | - | - | - | - | - | EVENTOUT | | | PG9 | - | - | - | - | FMC_NCE/<br>FMC_NE2 | SAI2_SCK_A | TIM15_CH1N | EVENTOUT | | | PG10 | - | - | - | - | FMC_NE3 | SAI2_FS_A | TIM15_CH1 | EVENTOUT | | | PG11 | - | - | - | - | - | SAI2_MCLK_A | TIM15_CH2 | EVENTOUT | | | PG12 | - | - | - | - | FMC_NE4 | SAI2_SD_A | - | EVENTOUT | | | PG13 | - | - | - | - | FMC_A24 | - | - | EVENTOUT | | | PG14 | - | - | - | - | FMC_A25 | - | - | EVENTOUT | | | PG15 | - | - | DCMI_D13/<br>PSSI_D13 | - | - | - | - | EVENTOUT | Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 LPUART1/ SDMMC1/ UART4/5 | AF9 CAN1/TSC | AF10 CRS/DCMI/ OCTOSPIM_P1/2/ OTG_FS | AF11 LPGPIO1/ SDMMC2/ UCPD1/FMC | AF12 COMP1/2/FMC/ SDMMC1/2 | AF13<br>LPTIM2/4/<br>SAI1/2 | AF14<br>LPTIM2/3/<br>TIM2/15/16/17 | AF15 | |--------|------|-------------------------------|--------------|---------------------------------------|----------------------------------|-----------------------------|-----------------------------|------------------------------------|----------| | | Port | | | | | | | | EVENTOUT | | | PH0 | - | - | - | - | - | - | - | EVENTOUT | | | PH1 | - | - | - | - | - | - | - | EVENTOUT | | | PH2 | - | - | - | - | - | - | - | EVENTOUT | | | PH3 | - | - | - | - | - | - | - | EVENTOUT | | | PH4 | - | - | PSSI_D14 | - | - | - | - | EVENTOUT | | | PH5 | - | - | DCMI_PIXCLK/<br>PSSI_PDCK | - | - | - | - | EVENTOUT | | | PH6 | - | - | DCMI_D8/PSSI_D8 | - | - | - | - | EVENTOUT | | | PH7 | - | - | DCMI_D9/PSSI_D9 | - | - | - | - | EVENTOUT | | Port H | PH8 | - | - | DCMI_HSYNC/<br>PSSI_DE | - | - | - | - | EVENTOUT | | | PH9 | - | - | DCMI_D0/PSSI_D0 | - | - | - | - | EVENTOUT | | | PH10 | - | - | DCMI_D1/PSSI_D1 | - | - | - | - | EVENTOUT | | | PH11 | - | - | DCMI_D2/PSSI_D2 | - | - | - | - | EVENTOUT | | | PH12 | - | - | DCMI_D3/PSSI_D3 | - | - | - | - | EVENTOUT | | | PH13 | - | FDCAN1_TX | - | - | - | - | - | EVENTOUT | | | PH14 | - | FDCAN1_RX | DCMI_D4/PSSI_D4 | - | - | - | - | EVENTOUT | | | PH15 | - | - | DCMI_D11/<br>PSSI_D11 | - | - | - | - | EVENTOUT | Pinout, pin description and alternate functions Table 28. Alternate function AF8 to AF15<sup>(1)</sup> (continued) | | | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|-----|--------------------------------|----------|---------------------------------------|----------------------------------|--------------------------|---------------------|----------------------------|----------| | Port | | LPUART1/<br>SDMMC1/<br>UART4/5 | CAN1/TSC | CRS/DCMI/<br>OCTOSPIM_P1/2/<br>OTG_FS | LPGPIO1/<br>SDMMC2/<br>UCPD1/FMC | COMP1/2/FMC/<br>SDMMC1/2 | LPTIM2/4/<br>SAI1/2 | LPTIM2/3/<br>TIM2/15/16/17 | EVENTOUT | | | PI0 | - | - | DCMI_D13/<br>PSSI_D13 | - | - | - | - | EVENTOUT | | | PI1 | - | - | DCMI_D8/PSSI_D8 | - | - | - | - | EVENTOUT | | | PI2 | - | - | DCMI_D9/PSSI_D9 | - | - | - | - | EVENTOUT | | Port I | PI3 | - | - | DCMI_D10/<br>PSSI_D10 | - | - | - | - | EVENTOUT | | | PI4 | - | - | DCMI_D5/PSSI_D5 | - | - | - | - | EVENTOUT | | | PI5 | - | - | DCMI_VSYNC/<br>PSSI_RDY | - | - | - | - | EVENTOUT | | | PI6 | - | - | DCMI_D6/PSSI_D6 | | - | - | - | EVENTOUT | | | PI7 | - | - | DCMI_D7/PSSI_D7 | - | - | - | - | EVENTOUT | <sup>1.</sup> For AF0 to AF7 refer to the previous table. ### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. ### 5.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes, and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). ### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = $V_{DDA}$ = 3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range and supply voltage range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). ## 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ## 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 22. ### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 23. ## 5.1.6 Power supply scheme Each power supply pair (such as $V_{DD}/V_{SS}$ or $V_{DDA}/V_{SSA}$ ) must be decoupled with filtering ceramic capacitors as shown in *Figure 24* and *Figure 25*. These capacitors must be placed DS13737 Rev 9 145/341 as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the proper functionality of the device. Figure 24. STM32U575xx power supply scheme (without SMPS) Caution: If there are two VCAP pins (UFBGA169 package), each pin must be connected to a 2.2 $\mu$ F (typical) capacitor. The external capacitor on VCAP pin requires the following characteristics: - $C_{OUT} = 4.7 \mu F \text{ or } 2 \times 2.2 \mu F \pm 20\%$ - $C_{OUT}$ ESR < 20 m $\Omega$ at 3 MHz - C<sub>OUT</sub> rated voltage ≥ 10 V Figure 25. STM32U575xQ power supply scheme (with SMPS) Note: SMPS and LDO regulators provide, in a concurrent way, the $V_{CORE}$ supply depending on application requirements. However, only one of them is active at the same time. When SMPS is active, it feeds the $V_{CORE}$ on the two VDD11 pins supplied by the filtered SMPS VLXSMPS output pin. When LDO is active, it supplies the $V_{CORE}$ and regulates it using the same capacitors on VDD11 pins. It is recommended to add a decoupling capacitor of 100 nF near each VDD11 pin/ball, but it is not mandatory. The external capacitors on VDD11 pins require the following characteristics: - $C_{OLIT} = 2 \times 2.2 \, \mu F \pm 20\%$ - $C_{OUT}$ ESR < 20 m $\Omega$ at 3 MHz - C<sub>OUT</sub> rated voltage ≥ 10 V The external capacitor on VDDSMPS pin requires the following characteristics: - C<sub>IN</sub> = 10 μF ±20% - $C_{IN}$ ESR < 10 m $\Omega$ at 3 MHz - C<sub>IN</sub> rated voltage ≥ 10 V The external inductance between VLXSMPS and VDD11 requires the following characteristics: - L = 2.2 μH ±20% - $LI_{SAT} > 0.5 A$ - L DCR < 200 mΩ ## 5.1.7 Current consumption measurement The $I_{DD}$ parameters given in various tables in the next sections, represent the total MCU consumption including the current supplying $V_{DD}$ , $V_{DDIO2}$ , $V_{DDA}$ , $V_{DDUSB}$ , $V_{BAT}$ and $V_{DDSMPS}$ (if the device embeds the SMPS). Figure 26. Current consumption measurement # 5.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 29*, *Table 30* and *Table 31* may cause permanent damage to the device. These are stress ratings only and the functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 qualification standard, extended mission profiles are available on demand. 148/341 DS13737 Rev 9 | Symbol | Ratings | Min | Max | Unit | |-----------------------------------------------------|-----------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------|------| | V <sub>DDX</sub> - V <sub>SS</sub> | External main supply voltage (including VDDSMPS, VDDA, VDDUSB, VBAT, VREF+) | -0.3 | 4.0 | | | v (3) v | I/O supply when HSLV = 0 | -0.3 | 4.0 | | | V <sub>DDIOx</sub> <sup>(3)</sup> - V <sub>SS</sub> | I/O supply when HSLV = 1 | -0.3 | 2.75 | V | | | Input voltage on FT_xx pins except FT_c pins | V <sub>SS</sub> - 0.3 | Min (min (V <sub>DD</sub> , V <sub>DDA</sub> , V <sub>DDUSB</sub> , V <sub>DDIO2</sub> )<br>+ 4.0, 6.0) <sup>(5)(6)</sup> | | | | Input voltage on FT_t pins in V <sub>BAT</sub> mode | V <sub>SS</sub> - 0.3 | Min (min (V <sub>BAT</sub> , V <sub>DDA</sub> , V <sub>DDUSB</sub> , V <sub>DDIO2</sub> ) + 4.0, 6.0) <sup>(5)(6)</sup> | | | V <sub>IN</sub> <sup>(4)</sup> | Input voltage on FT_c pins | V <sub>SS</sub> - 0.3 | 5.5 | | | VIN. | Input voltage on any other pins | V <sub>SS</sub> - 0.3 | 4.0 | V | | V <sub>REF+</sub> - V <sub>DDA</sub> | Allowed voltage difference for V <sub>REF+</sub> > V <sub>DDA</sub> | - | 0.4 | | | $ \Delta V_{DDx} $ | Variations between different VDDx power pins of the same domain | - | 50.0 | mV | | V <sub>SSx</sub> -V <sub>SS</sub> | Variations between all the different ground pins <sup>(7)</sup> | - | 50.0 | IIIV | Table 29. Voltage characteristics<sup>(1)(2)</sup> - 3. $V_{DDIO1}$ or $V_{DDIO2}$ , $V_{DDIO1} = V_{DD}$ . - 4. V<sub>IN</sub> maximum must always be respected. Refer to *Table 30* for the maximum allowed injected current values. - 5. To sustain a voltage higher than 4 V, the internal pull-up/pull-down resistors must be disabled. - 6. This formula has to be applied only on the power supplies related to the I/O structure described in the pin definition table. - 7. Including VREF- pin. **Table 30. Current characteristics** | Symbol | Ratings | Max | Unit | |------------------------------|------------------------------------------------------------------------------------|-------|------| | ∑IV <sub>DD</sub> | Total current into sum of all V <sub>DD</sub> power lines (source) <sup>(1)</sup> | 200 | | | ΣIV <sub>SS</sub> | Total current out of sum of all V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 200 | | | IV <sub>DD</sub> | Maximum current into each VDD power pin (source) <sup>(1)</sup> | 100 | | | IV <sub>SS</sub> | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup> | 100 | | | 1. | Output current sunk by any I/O and control pin | | mA | | I <sub>IO</sub> | Output current sourced by any I/O and control pin | 20 | IIIA | | 71 | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 120 | | | $\sum I_{(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | 120 | | | I <sub>INJ(PIN)</sub> (3)(4) | Injected current on FT_xx, TT_xx, RST pins | -5/+0 | | | Σ I <sub>INJ(PIN)</sub> | Total injected current (sum of all I/Os and control pins) <sup>(5)</sup> | ±25 | | All main power (VDD, VDDSMPS, VDDA, VDDUSB, VDDIO2, VBAT) and ground (VSS, VSSA, VSSSMPS) pins must always be connected to the external power supplies, in the permitted range. DS13737 Rev 9 149/341 <sup>1.</sup> All main power (VDD, VDDSMPS, VDDA, VDDUSB, VDDIO2, VBAT) and ground (VSS, VSSA, VSSSMPS) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> The I/O structure options listed in this table can be a concatenation of options including the option explicitly listed. For instance TT\_a refers to any TT I/O with \_a option. TT\_xx refers to any TT I/O and FT\_xx refers to any FT I/O. 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins, referring to high pin count QFP packages. - Positive injection (when V<sub>IN</sub> > V<sub>DDIOx</sub>) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - 4. A negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer also to *Table 29* for the minimum allowed input voltage values. - When several inputs are submitted to a current injection, the maximum ∑|I<sub>INJ(PIN)</sub> is the absolute sum of the negative injected currents (instantaneous values). **Table 31. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 140 | C | 150/341 DS13737 Rev 9 # 5.3 Operating conditions # 5.3.1 General operating conditions Table 32. General operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |---------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|----------|----------------------------------------------------------------------------------------------------------------------------|------|--|--| | V <sub>DD</sub> | Standard operating | IO_VDD_HSLV <sup>(1)</sup> = 0 | 1.71 <sup>(2)</sup> | - | 3.6 | | | | | <b>*</b> DD | voltage | IO_VDD_HSLV = 1 | 1.71 <sup>(2)</sup> | - | 2.7 | | | | | V <sub>DDSMPS</sub> | Supply voltage for<br>the internal SMPS<br>step-down<br>converter | - | | $V_{DD}$ | | | | | | | | At least one I/O in PG[15:2] used, IO_VDDIO2_HSLV = 0 | 1.08 | - | 3.6 | | | | | $V_{\rm DDIO2}$ | Supply voltage for PG[15:2] I/Os | At least one I/O in PG[15:2] used, IO_VDDIO2_HSLV = 1 | 1.08 | - | 2.7 | | | | | | | PG[15:2] I/Os not used | 0 | - | 3.6 | ٧ | | | | M | USB supply voltage | USB used | 3.0 | - | 3.6 | | | | | $V_{DDUSB}$ | USB supply voltage | USB not used | 0 | - | 3.6 | | | | | | | COMP used | 1.58 | - | 3.6 | | | | | | | DAC or OPAMP used | 1.60 | | 3.6 | | | | | | | ADC used | 1.62 | i | 3.6 | | | | | $V_{DDA}$ | Analog supply voltage | VREFBUF used (normal mode) | 1.8 | - | 3.6 | | | | | | | ADC, DAC, COMP,<br>OPAMP, and VREFBUF<br>not used | 0 | - | 3.6 | | | | | $V_{BAT}$ | Backup domain supply voltage | - | 1.65 <sup>(3)</sup> | - | 3.6 | | | | | | | All I/Os except FT_c and TT_xx pins | -0.3 | - | $\begin{aligned} & \text{Min(min(V_{DD}, V_{DDA}, V_{DDUSB}, \\ V_{DDIO2}) + 3.6, 5.5)^{(4)(5)}} \end{aligned}$ | | | | | V <sub>IN</sub> | I/O input voltage | Input voltage on FT_t pins in V <sub>BAT</sub> mode | -0.3 | - | Min(min(V <sub>BAT</sub> , V <sub>DDA</sub> ,<br>V <sub>DDUSB</sub> , V <sub>DDIO2</sub> )+ 3.6,<br>5.5) <sup>(4)(5)</sup> | V | | | | | | FT_c I/Os | -0.3 | - | 5.0 | ] | | | | | | TT_xx I/Os | -0.3 | - | V <sub>DDIOx</sub> + 0.3 | ] | | | | I <sub>IO_SW</sub> | Sum of output<br>current sourced by<br>all I/Os powered by<br>V <sub>SW</sub> <sup>(6)</sup> | by | | - | 3 | mA | | | Table 32. General operating conditions (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |--------------------|-----------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------|---------|--|--| | | | Range 1 | 1.15 | 1.21 | 1.27 | | | | | ., | Internal regulator | Range 2 | 1.05 | 1.1 | 1.15 | V | | | | V <sub>CORE</sub> | ON | Range 3 | 0.95 | 1.0 | 1.05 | \ \ \ \ | | | | | | Range 4 | 0.81 | 0.9 | 0.99 | | | | | | | Range 1 | - | - | 160 | | | | | <b>.</b> | AHB clock | Range 2 | - | - | 110 | | | | | f <sub>HCLK</sub> | frequency | Range 3 | - | - | 55 | | | | | | | Range 4 | - | - | 25 | MHz | | | | | APB1, APB2,<br>APB3 clock<br>frequency | Range 1 | - | - | 160 | IVITZ | | | | f <sub>PCLKx</sub> | | Range 2 | - | - | 110 | | | | | (x = 1, 2, 3) | | Range 3 | - | - | 55 | | | | | | | Range 4 | - | - | 25 | | | | | | | LQFP48 | | | | | | | | | | UFQFPN48 | | Con Continue 6 Or Books and thousand | | | | | | | | LQFP64 | See Section 6.9: Package thermal characteristics for application appropriate thermal resistance and package. The power dissipation is then calculated according to | | | | | | | Pn | Power dissipation | WLCSP90 | | | | | | | | r <sub>D</sub> | at T <sub>A</sub> = 85 °C<br>for suffix 6 <sup>(7)</sup> | LQFP100 | | | erature (T <sub>A</sub> ) and maximum | | | | | | | UFBGA132 | junction | tempera | ture (T <sub>J</sub> ) and selected thermal resistance. | | | | | | | LQFP144 | | | resistance. | | | | | | | UFBGA169 | | | | \A/ | | | | | | LQFP48 | | | | mW | | | | | | UFQFPN48 | Ī , | 0 | | | | | | | | LQFP64 | | | on 6.9: Package thermal sfor application appropriate | | | | | _ | Power dissipation | WLCSP90 | thermal resistance and package. The power | | | | | | | $P_{D}$ | at T <sub>A</sub> = 125 °C<br>for suffix 3 <sup>(7)</sup> | LQFP100 | dissipation is then calculated according ambient temperature (T <sub>A</sub> ) and maximum junction temperature (T <sub>J</sub> ) and selected therma | | | | | | | | | UFBGA132 | | | | | | | | | | LQFP144 | | | resistance. | | | | | | | UFBGA169 | | | | | | | | | • | • | | | | | | | | Symbol | Parameter | eter Conditions | | Тур | Max | Unit | |--------|----------------------------------------|--------------------------------------|-----|-----|-----|------| | Ta | Ambient temperature | Maximum power dissipation | -40 | - | 85 | | | | for suffix 6 | Low-power dissipation <sup>(8)</sup> | -40 | - | 105 | | | I A | Ambient<br>temperature<br>for suffix 3 | Maximum power dissipation | -40 | - | 125 | °C | | | | Low-power dissipation <sup>(8)</sup> | -40 | - | 130 | | | TJ | Junction | Suffix 6 version | -40 | - | 105 | | | | temperature range | Suffix 3 version | -40 | - | 130 | | Table 32. General operating conditions (continued) - 1. HSLV means high-speed low-voltage mode (refer to the product reference manual). - 2. When RESET is released, the functionality is guaranteed down to $V_{BORx}$ min. - 3. In $V_{BAT}\,\text{mode},$ the functionality is guaranteed down to $V_{BOR}\,_{VBAT}\,\text{min}.$ - This formula has to be applied only on the power supplies related to the I/O structure described by the pin definition table. The maximum I/O input voltage is the smallest value between Min (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>DDIO2</sub>)+3.6 V, and 5.5V. - For operation with voltage higher than Min (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>DDIO2</sub>) +0.3 V, the internal pull-up and pull-down resistors must be disabled. - 6. The I/Os powered by V<sub>SW</sub> are: - PC13, PC14, PC15 when $\ensuremath{V_{DD}}$ is present, - PC13, PC14, PC15, and all FT\_t I/Os in $V_{BAT}$ mode. - If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub> max (see Section 6.9: Package thermal characteristics). - In low-power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub> max (see Section 6.9: Package thermal characteristics). ### 5.3.2 Operating conditions at power-up/power-down The parameters given in the table below are derived from tests performed under the ambient temperature condition summarized in *Table 32*. Table 33. Operating conditions at power-up/power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------|--------------------------------|----------------------------------------------------|-----|-----|-------| | | V <sub>DD</sub> rise-time rate | - | 0 | 8 | us/V | | typp | | ULPMEN = 0 (default value) | 20 | 8 | μ5/ ν | | $t_{VDD}$ | V <sub>DD</sub> fall-time rate | Standby mode, BOR level 0 selected with ULPMEN = 1 | 250 | 8 | ms/V | # 5.3.3 Embedded reset and power control block characteristics The parameters given in the table below are derived from tests performed under the ambient temperature conditions summarized in *Table 32*. Table 34. Embedded reset and power control block characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |--------------------------------------|-------------------------------------------------|-------------------------------------------|------|------|------|------|--| | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization after BOR0 is detected | V <sub>DD</sub> rising | - | - | 900 | μs | | | | | Rising edge | 1.6 | 1.66 | 1.71 | | | | V <sub>BOR0</sub> | Brownout reset threshold 0 | Falling edge, range 1, 2, 3 | 1.58 | 1.64 | 1.69 | | | | BORU | | Falling edge, range 4 and low-power modes | 1.58 | 1.64 | 1.69 | | | | V | Brownout reset threshold 1 | Rising edge | 1.98 | 2.08 | 2.17 | | | | V <sub>BOR1</sub> | Brownout reset tilleshold 1 | Falling edge | 1.9 | 2.00 | 2.1 | | | | V | Drownout roact throabold 2 | Rising edge | 2.18 | 2.29 | 2.39 | | | | V <sub>BOR2</sub> | Brownout reset threshold 2 | Falling edge | 2.08 | 2.18 | 2.25 | | | | V | Drownout roact throabold 2 | Rising edge | 2.48 | 2.59 | 2.7 | | | | V <sub>BOR3</sub> | Brownout reset threshold 3 | Falling edge | 2.39 | 2.5 | 2.61 | | | | V | Brownout reset threshold 4 | Rising edge | 2.76 | 2.88 | 3.0 | | | | $V_{BOR4}$ | Brownout reset tilleshold 4 | Falling edge | 2.67 | 2.79 | 2.9 | | | | V | Programmable voltage detector | Rising edge | 2.03 | 2.13 | 2.23 | | | | V <sub>PVD0</sub> | threshold 0 | Falling edge | 1.93 | 2.03 | 2.12 | V | | | | DVD throughold 1 | Rising edge | 2.18 | 2.29 | 2.39 | | | | V <sub>PVD1</sub> | PVD threshold 1 | Falling edge | 2.08 | 2.18 | 2.28 | | | | V | DVD throubold 2 | Rising edge | 2.33 | 2.44 | 2.55 | | | | V <sub>PVD2</sub> | PVD threshold 2 | Falling edge | 2.23 | 2.34 | 2.44 | | | | V | DVD throshold 2 | Rising edge | 2.47 | 2.59 | 2.7 | | | | V <sub>PVD3</sub> | PVD threshold 3 | Falling edge | 2.39 | 2.50 | 2.61 | | | | | DVD throughold 4 | Rising edge | 2.6 | 2.72 | 2.83 | | | | $V_{PVD4}$ | PVD threshold 4 | Falling edge | 2.5 | 2.62 | 2.73 | 3 | | | | DVD throughold 5 | Rising edge | 2.76 | 2.88 | 3.0 | | | | V <sub>PVD5</sub> | PVD threshold 5 | Falling edge | 2.66 | 2.78 | 2.9 | | | | | D) /D there she state | Rising edge | 2.83 | 2.96 | 3.08 | - | | | V <sub>PVD6</sub> | PVD threshold 6 | Falling edge | 2.76 | 2.88 | 3.0 | | | | V <sub>hyst_BOR0</sub> | Hysteresis voltage of BOR0 | - | - | 20 | - | | | | V <sub>hyst_BOR_PVD</sub> | Hysteresis voltage of BOR (except BOR0) and PVD | - | - | 80 | - | mV | | | t <sub>BOR0</sub> _sampling | BOR0 sampling period | ULPMEN = 1 | 1 | 30 | 55 | ms | | 154/341 DS13737 Rev 9 Table 34. Embedded reset and power control block characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------|---------------------------------------------------------------------------------------------|--------------------------|------|------|------|------| | I <sub>DD_BOR0</sub> (2) | Additional BOR0 consumption if ULPMEN = 0 versus ULPMEN = 1 | Standby mode | - | 60 | - | nA | | I <sub>DD_BOR_PVD</sub> <sup>(2)</sup> | BOR <sup>(3)</sup> (except BOR0) and PVD consumption from V <sub>DD</sub> <sup>(4)</sup> | - | - | 1 | 1.5 | μA | | V <sub>BOR_VBAT</sub> | V <sub>BAT</sub> brownout reset threshold | - | 1.58 | - | 1.65 | V | | t <sub>VBAT_BOR</sub> | $V_{BAT}$ BOR sampling period in $V_{BAT}$ mode | MONEN = 0 <sup>(5)</sup> | - | 0.5 | 2.5 | s | | V | V <sub>DDA</sub> voltage monitor 1 threshold | Rising edge | 1.61 | 1.68 | 1.75 | | | V <sub>AVM1</sub> | V <sub>DDA</sub> voltage monitor i tiresnoid | Falling edge | 1.58 | 1.65 | 1.71 | V | | | V voltage meniter 2 threehold | Rising edge | 1.77 | 1.86 | 1.95 | | | $V_{AVM2}$ | V <sub>DDA</sub> voltage monitor 2 threshold | Falling edge | 1.73 | 1.82 | 1.9 | | | V <sub>IO2VM</sub> | V <sub>DDIO2</sub> voltage monitor threshold | - | 0.96 | 1.01 | 1.05 | | | V <sub>UVM</sub> | V <sub>DDUSB</sub> voltage monitor threshold | - | 1.15 | 1.22 | 1.28 | | | V <sub>hyst_AVM</sub> | Hysteresis of V <sub>DDA</sub> voltage monitor | - | - | 40 | - | mV | | I <sub>DD_VM</sub> <sup>(2)</sup> | Voltage monitor consumption from V <sub>DD</sub> (AVM1, AVM2, IO2VM or UVM single instance) | - | - | 0.4 | 0.6 | μA | | I <sub>DD_AVM_A</sub> <sup>(2)</sup> | $V_{DDA}$ voltage monitor consumption from $V_{DDA}$ (resistor bridge) | - | - | 1.25 | 1.85 | | <sup>1.</sup> Evaluated by characterization and not tested in production, unless otherwise specified. ### 5.3.4 SMPS characteristics Table 35. SMPS characteristics | Symbol | Parameter | Conditions | Тур | Unit | |--------|----------------------------------------------------|-------------------------|-----|---------| | Freq | Switching frequency (range 1, 2, 3) <sup>(1)</sup> | V <sub>DD</sub> > 1.9 V | 3 | MHz | | | Switching frequency (range 1, 2, 3) | V <sub>DD</sub> < 1.9 V | 1.5 | 1011 12 | <sup>1.</sup> The SMPS is asynchronous in range 4 and low-power modes. <sup>2.</sup> Specified by design. Not tested in production <sup>3.</sup> BOR0 is enabled in all modes (except Shutdown), and its consumption is therefore included in the supply current characteristics tables. <sup>4.</sup> This is also the consumption saved in Standby mode when ULPMEN = 1. <sup>5.</sup> V<sub>BAT</sub> brownout reset monitoring is discontinuous when MONEN = 0 in PWR\_BDCR1, and is continuous when MONEN = 1. # 5.3.5 Embedded voltage reference The parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 32*. Table 36. Embedded internal voltage reference | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------|-------|-------|-------|--------------------------|--| | | | Range 1, 2, 3 | 1.175 | 1.215 | 1.255 | | | | V <sub>REFINT</sub> <sup>(1)</sup> | Internal reference voltage | Range 4 and low-power modes | 1.170 | 1.215 | 1.260 | V | | | t <sub>S_vrefint</sub> (2)(3) | ADC sampling time when reading the internal reference voltage | - | 12.65 | - | - | 116 | | | t <sub>start_vrefint</sub> (3) Start time of reference voltage buffer when the ADC is enabled | | - | - | 4 | 6 | μs | | | I <sub>DD(VREFINTBUF)</sub> (3) | V <sub>REFINT</sub> buffer consumption from V <sub>DD</sub> when converted by the ADC | - | - | 1.5 | 2.1 | μΑ | | | ΔV <sub>REFINT</sub> <sup>(4)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V | - | 6 | 11.5 | mV | | | T <sub>Coeff</sub> <sup>(4)</sup> | Average temperature coefficient | -40°C < T <sub>J</sub> < +130 °C | - | 40 | 125 | ppm/°C | | | A <sub>Coeff</sub> <sup>(3)</sup> | Long term stability | 1000 hours, T <sub>J</sub> = 25 °C | - | 400 | 1000 | ppm | | | V <sub>DDCoeff</sub> <sup>(4)</sup> | Average voltage coefficient | $3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 500 | 2900 | ppm/V | | | V <sub>REFINT_DIV1</sub> (3) | 1/4 reference voltage | - | 24 | 25 | 26 | | | | V <sub>REFINT_DIV2</sub> (3) | 1/2 reference voltage | - | 49 | 50 | 51 | %<br>V <sub>REFINT</sub> | | | V <sub>REFINT_DIV3</sub> <sup>(3)</sup> | 3/4 reference voltage | - | 74 | 75 | 76 | * REFINI | | <sup>1.</sup> $V_{REFINT}$ does not take into account package and soldering effects. 156/341 DS13737 Rev 9 <sup>2.</sup> The shortest sampling time for the application can be determined by multiple iterations. <sup>3.</sup> Specified by design. Not tested in production. <sup>4.</sup> Evaluated by characterization. Not tested in production. Figure 27. V<sub>REFINT</sub> versus temperature ## 5.3.6 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Section 5.1.7: Current consumption measurement*. ### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in analog input mode. - All peripherals are disabled except when explicitly mentioned. - The Flash memory access time is adjusted with the minimum wait-state number, depending on the f<sub>HCLK</sub> frequency (refer to the tables "Number of wait states according to CPU clock (HCLK) frequency" available in the product reference manual). - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub>. - The voltage scaling range is adjusted to f<sub>HCLK</sub> frequency as follows: - Voltage range 1 for 110 MHz < f<sub>HCLK</sub> ≤ 160 MHz - Voltage range 2 for 55 MHz < f<sub>HCLK</sub> ≤ 110 MHz - Voltage range 3 for 25 MHz < f<sub>HCLK</sub> ≤ 55 MHz - Voltage range 4 for f<sub>HCLK</sub> ≤ 25 MHz The parameters given in the tables below are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 32*. Table 37. Current consumption in Run mode on LDO, code with data processing running from Flash memory, ICACHE ON (1-way), prefetch ON<sup>(1)</sup> | loc | | Conditions | | | Тур | | | | Max <sup>(2)</sup> | | | | | | | |-----------------|-------------------|---------------------------------------------------------------------------------------------|-----------------|----------------------------|-------|-------|-------|-------|--------------------|-------|-------|-------|-------|-------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | 24 | 1.75 | 2.10 | 3.10 | 4.65 | 7.70 | 2.60 | 3.40 | 6.40 | 12.00 | 21.00 | | | | | | | 16 | 1.30 | 1.65 | 2.65 | 4.20 | 7.25 | 2.10 | 2.90 | 5.90 | 11.00 | 20.00 | | | | | $f_{HCLK} = f_{MSI}$ | | 12 | 1.05 | 1.40 | 2.40 | 3.95 | 7.00 | 1.80 | 2.70 | 5.60 | 11.00 | 20.00 | | | | | all peripherals and AHB/APB disabled, | Range 4 | 4 | 0.49 | 0.82 | 1.85 | 3.40 | 6.40 | 1.20 | 2.00 | 5.00 | 9.80 | 19.00 | | | | | Flash bank 2 in power down, | Range 4 | 2 | 0.37 | 0.70 | 1.70 | 3.25 | 6.30 | 1.10 | 1.90 | 4.90 | 9.60 | 19.00 | | | | Supply current in | all SRAMs enabled | | 1 | 0.30 | 0.63 | 1.65 | 3.20 | 6.20 | 0.94 | 1.80 | 4.80 | 9.60 | 19.00 | | | | | | | 0.4 | 0.26 | 0.59 | 1.60 | 3.15 | 6.15 | 0.89 | 1.80 | 4.80 | 9.50 | 19.00 | | | | | | | 0.1 | 0.24 | 0.57 | 1.55 | 3.15 | 6.15 | 0.87 | 1.80 | 4.70 | 9.50 | 19.00 | | | I <sub>DD</sub> | | f <sub>HCLK</sub> = PLL on HSE 16 MHz in bypass mode, | Range 1 | 160 | 13.50 | 14.50 | 16.00 | 18.50 | 23.50 | 17.00 | 19.00 | 26.00 | 37.00 | 57.00 | mA | | (Run) | Run mode | | | 140 | 12.00 | 12.50 | 14.50 | 17.00 | 21.50 | 15.00 | 17.00 | 24.00 | 35.00 | 55.00 | | | | | all peripherals and AHB/APB | | 120 | 10.50 | 11.00 | 13.00 | 15.50 | 20.00 | 14.00 | 15.00 | 23.00 | 33.00 | 53.00 | | | | | disabled, | | 110 | 8.80 | 9.35 | 10.50 | 13.00 | 16.50 | 11.00 | 13.00 | 18.00 | 26.00 | 41.00 | | | | | Flash bank 2 in power down, all SRAMs enabled | Range 2 | 72 | 6.00 | 6.50 | 10.00 | 10.00 | 14.00 | 7.80 | 9.30 | 15.00 | 23.00 | 38.00 | | | | | | | 64 | 5.40 | 5.95 | 9.50 | 9.50 | 13.50 | 7.10 | 8.70 | 14.00 | 22.00 | 38.00 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> bypass mode, | | 55 | 4.25 | 4.65 | 5.90 | 7.75 | 11.50 | 5.60 | 6.70 | 11.00 | 17.00 | 29.00 | | | | | all peripherals and AHB/APB disabled, Range 3 Flash bank 2 in power down, all SRAMs enabled | 32 | 2.70 | 3.10 | 4.30 | 6.10 | 9.60 | 3.80 | 5.00 | 8.80 | 15.00 | 27.00 | | | <sup>1.</sup> The current consumption from SRAM is similar. <sup>2.</sup> Evaluated by characterization. Not tested in production. Table 38. Current consumption in Run mode on SMPS, code with data processing running from Flash memory, ICACHE ON (1-way), prefetch ON<sup>(1)</sup> | log | | Conditions | | | | Тура | at V <sub>DD</sub> = | = 1.8 V | | Max | at 1.71 | V ≤ V <sub>D</sub> | <sub>D</sub> ≤ 3.6 \ | <b>/</b> <sup>(2)(3)</sup> | | |----------|-------------------|-------------------------------------------------------------------------------------|-----------------|----------------------------|-------|-------|----------------------|---------|-------|-------|---------|--------------------|----------------------|----------------------------|--------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | 24 | 1.15 | 1.35 | 2.05 | 3.10 | 5.20 | 2.30 | 2.40 | 4.50 | 7.80 | 15.00 | | | | | | | 16 | 0.88 | 1.10 | 1.75 | 2.80 | 4.90 | 1.60 | 2.00 | 4.20 | 7.50 | 15.00 | | | İ | | f <sub>HCLK</sub> = f <sub>MSI</sub> , | | 12 | 0.62 | 0.97 | 1.60 | 2.65 | 4.70 | 1.30 | 1.80 | 4.00 | 7.30 | 14.00 | | | | | all peripherals and AHB/APB disabled. | Range 4 | 4 | 0.34 | 0.56 | 1.20 | 2.20 | 4.40 | 0.77 | 1.40 | 3.50 | 6.80 | 14.00 | | | | | Flash bank 2 in power down, | Range 4 | 2 | 0.22 | 0.46 | 1.15 | 2.20 | 4.25 | 0.64 | 1.30 | 3.50 | 6.80 | 14.00 | | | | | all SRAMs enabled | | 1 | 0.18 | 0.40 | 1.10 | 2.15 | 4.20 | 0.60 | 1.20 | 3.40 | 6.70 | 14.00 | | | | | | | 0.4 | 0.16 | 0.36 | 1.05 | 2.10 | 4.20 | 0.57 | 1.10 | 3.40 | 6.70 | 14.00 | | | | | | | 0.1 | 0.15 | 0.34 | 1.05 | 2.10 | 4.20 | 0.55 | 1.10 | 3.40 | 6.70 | 14.00 | | | $I_{DD}$ | Supply current in | | | 160 | 10.50 | 11.00 | 12.50 | 14.50 | 18.00 | 14.00 | 15.00 | 21.00 | 28.00 | 44.00 | mA | | (Run) | Run mode | f <sub>HCLK</sub> = PLL on HSE 16 MHz in bypass mode, | Range 1 | 140 | 9.30 | 9.85 | 11.00 | 13.00 | 16.50 | 13.00 | 14.00 | 19.00 | 27.00 | 42.00 | 1117 ( | | | | all peripherals and AHB/APB | | 120 | 8.50 | 9.05 | 10.50 | 12.50 | 16.50 | 11.00 | 13.00 | 18.00 | 26.00 | 42.00 | | | | | disabled,<br>Flash bank 2 in power down, | | 110 | 6.95 | 7.40 | 8.55 | 10.00 | 13.00 | 8.90 | 9.90 | 14.00 | 20.00 | 32.00 | | | | | all SRAMs enabled | Range 2 | 72 | 4.35 | 4.70 | 5.65 | 7.10 | 9.80 | 6.00 | 6.80 | 11.00 | 17.00 | 28.00 | | | | | | | 64 | 3.95 | 4.30 | 5.25 | 6.65 | 9.40 | 5.40 | 6.30 | 11.00 | 16.00 | 27.00 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> bypass mode, | | 55 | 3.05 | 3.40 | 4.25 | 5.60 | 7.95 | 4.10 | 4.90 | 7.90 | 13.00 | 21.00 | | | | | all peripherals and AHB/APB disabled, Flash bank 2 in power down, all SRAMs enabled | Range 3 | 32 | 1.85 | 2.10 | 2.85 | 3.95 | 6.15 | 2.70 | 3.40 | 6.20 | 11.00 | 19.00 | | - 1. The current consumption from SRAM is similar. - 2. Evaluated by characterization. Not tested in production. - 3. The maximum value is at $V_{DD}$ = 1.71 V in Run mode on SMPS. Table 39. Current consumption in Run mode on SMPS, code with data processing running from Flash memory, ICACHE ON (1-way), prefetch ON, $V_{DD}$ = 3.0 $V^{(1)}$ | lod | | Conditions | | | | Тура | at V <sub>DD</sub> = | = 3.0 V | | | Max at | t V <sub>DD</sub> = | 3.0 V <sup>(2)</sup> | | | |-----------------|-------------------|-------------------------------------------------------------------------------------|-----------------|----------------------------|------|------|----------------------|---------|-------|-------|--------|---------------------|----------------------|-------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | 24 | 0.73 | 0.91 | 1.30 | 2.00 | 3.45 | 2.30 | 2.40 | 3.10 | 4.80 | 9.10 | | | | | | | 16 | 0.60 | 0.71 | 1.15 | 1.80 | 3.25 | 1.60 | 1.90 | 2.70 | 4.60 | 8.80 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> , | | 12 | 0.45 | 0.65 | 1.05 | 1.70 | 3.15 | 1.30 | 1.60 | 2.60 | 4.50 | 8.70 | | | | | all peripherals and AHB/APB disabled, | Range 4 | 4 | 0.23 | 0.38 | 0.82 | 1.50 | 2.80 | 0.60 | 0.97 | 2.30 | 4.30 | 8.40 | | | | | Flash bank 2 in power down, | Range 4 | 2 | 0.17 | 0.31 | 0.74 | 1.40 | 2.85 | 0.49 | 0.84 | 2.20 | 4.20 | 8.40 | | | | | all SRAMs enabled | | 1 | 0.15 | 0.29 | 0.73 | 1.40 | 2.80 | 0.46 | 0.81 | 2.20 | 4.20 | 8.40 | | | | | | | 0.4 | 0.13 | 0.27 | 0.72 | 1.40 | 2.75 | 0.44 | 0.79 | 2.20 | 4.20 | 8.30 | | | | | | | 0.1 | 0.12 | 0.26 | 0.72 | 1.35 | 2.75 | 0.44 | 0.78 | 2.20 | 4.10 | 8.30 | | | I <sub>DD</sub> | Supply current in | | | 160 | 7.15 | 7.55 | 8.55 | 9.90 | 12.50 | 14.00 | 15.00 | 16.00 | 19.00 | 28.00 | mA | | (Run) | Run mode | f <sub>HCLK</sub> = PLL on HSE 16 MHz in bypass mode, | Range 1 | 140 | 6.35 | 6.75 | 7.70 | 9.05 | 11.50 | 13.00 | 13.00 | 15.00 | 17.00 | 27.00 | | | | | all peripherals and AHB/APB | | 120 | 5.80 | 6.20 | 7.20 | 8.60 | 11.00 | 11.00 | 12.00 | 13.00 | 17.00 | 26.00 | | | | | disabled,<br>Flash bank 2 in power down, | | 110 | 4.40 | 4.70 | 5.40 | 6.35 | 8.20 | 8.90 | 9.20 | 11.00 | 13.00 | 19.00 | | | | | all SRAMs enabled | Range 2 | 72 | 3.05 | 3.35 | 4.05 | 5.10 | 7.00 | 6.00 | 6.20 | 7.40 | 11.00 | 18.00 | | | | | | | 64 | 2.80 | 3.10 | 3.80 | 4.80 | 6.70 | 5.40 | 5.70 | 6.90 | 11.00 | 18.00 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> bypass mode, | | 55 | 2.20 | 2.45 | 3.05 | 3.95 | 5.55 | 4.00 | 4.40 | 5.40 | 7.90 | 14.00 | | | | | all peripherals and AHB/APB disabled, Flash bank 2 in power down, all SRAMs enabled | Range 3 | 32 | 1.40 | 1.60 | 2.15 | 2.95 | 4.50 | 2.60 | 3.00 | 4.30 | 6.80 | 13.00 | | <sup>1.</sup> The current consumption from SRAM is similar. <sup>2.</sup> Evaluated by characterization. Not tested in production. Table 40. Typical current consumption in Run mode on LDO, with different codes running from Flash memory in low-power mode, ICACHE ON (1-way), prefetch ON | 0 | | Conditi | ons | | | Тур | | | | Тур | | | |----------|------------------------|-----------------------------------------------------------------------------|-----------------|---------------|-------|------|-------|------|-------|------|-------|------| | Symbol | Parameter | - | Voltage scaling | Code | 1.8 V | 3 V | 3.3 V | Unit | 1.8 V | 3 V | 3.3 V | Unit | | | | | | Reduced Code | 1.65 | 1.65 | 1.65 | | 68.8 | 68.8 | 68.8 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 24 MHz,<br>all peripherals disabled, | | CoreMark | 1.55 | 1.60 | 1.60 | | 64.6 | 66.7 | 66.7 | | | $I_{DD}$ | Supply | Flash bank 2 in power down, | Denne 4 | SecureMark | 1.80 | 1.80 | 1.80 | A | 75.0 | 75.0 | 75.0 | μΑ/ | | (Run) | current in<br>Run mode | SRAM2 enabled, | Range 4 | Dhrystone 2.1 | 1.65 | 1.65 | 1.65 | mA | 68.8 | 68.8 | 68.8 | MHz | | | | SRAM1, SRAM3, SRAM4 in power down | | Fibonacci | 1.30 | 1.30 | 1.30 | | 54.2 | 54.2 | 54.2 | | | | | power down | | while(1) | 1.20 | 1.20 | 1.20 | | 50.0 | 50.0 | 50.0 | | Table 41. Typical current consumption in Run mode on LDO, with different codes running from Flash memory, ICACHE ON (1-way), prefetch ON<sup>(1)</sup> | | | | | emory, icacin | - 0 (. | , ,, , | | | | | | | |-----------------|-------------------|------------------------------------------------|-----------------|---------------|--------|--------|-------|------|-------|------|-------|------| | loc | | Conditi | ions | | | Тур | | | | Тур | | | | Symbol | Parameter | - | Voltage scaling | Code | 1.8 V | 3 V | 3.3 V | Unit | 1.8 V | 3 V | 3.3 V | Unit | | | | | | Reduced Code | 1.75 | 1.75 | 1.75 | | 72.9 | 72.9 | 72.9 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 24 MHz, | | CoreMark | 1.65 | 1.65 | 1.65 | | 68.8 | 68.8 | 68.8 | | | I <sub>DD</sub> | Supply current in | all peripherals disabled, | Bango 4 | SecureMark | 1.85 | 1.85 | 1.90 | mΛ | 77.1 | 77.1 | 79.2 | μA/ | | (Run) | Run mode | Flash bank 2 in power down, | Range 4 | Dhrystone 2.1 | 1.75 | 1.75 | 1.75 | mA | 72.9 | 72.9 | 72.9 | MHz | | | | all SRAMs enabled | | Fibonacci | 1.40 | 1.40 | 1.40 | | 58.3 | 58.3 | 58.3 | | | | | | | While(1) | 1.30 | 1.30 | 1.30 | | 54.2 | 54.2 | 54.2 | | Table 41. Typical current consumption in Run mode on LDO, with different codes running from Flash memory, ICACHE ON (1-way), prefetch ON<sup>(1)</sup> (continued) | loc | | Conditi | ons | | - 377 | Тур | | | | Тур | | | |----------|-------------------|--------------------------------------------------------------------------------|-----------------|---------------|-------|-------|-------|------|-------|------|-------|------| | Symbol | Parameter | - | Voltage scaling | Code | 1.8 V | 3 V | 3.3 V | Unit | 1.8 V | 3 V | 3.3 V | Unit | | | | | | Reduced Code | 13.50 | 13.50 | 13.50 | | 84.4 | 84.4 | 84.4 | | | | | f <sub>HCLK</sub> = f <sub>PLL</sub> = 160 MHz,<br>PLL on HSE 16 MHz in bypass | | CoreMark | 13.50 | 13.50 | 13.50 | | 84.4 | 84.4 | 84.4 | | | | | mode, | Range 1 | SecureMark | 15.00 | 15.00 | 15.00 | | 93.8 | 93.8 | 93.8 | | | | | all peripherals disabled, | Range | Dhrystone 2.1 | 14.00 | 14.00 | 14.00 | | 87.5 | 87.5 | 87.5 | | | | | Flash bank 2 in power down, all SRAMs enabled | | Fibonacci | 10.50 | 10.50 | 10.50 | | 65.6 | 65.6 | 65.6 | | | | | | | While(1) | 10.00 | 10.00 | 10.00 | | 62.5 | 62.5 | 62.5 | | | | | | | Reduced Code | 8.80 | 8.80 | 8.85 | | 80.0 | 80.0 | 80.5 | | | | | f <sub>HCLK</sub> = f <sub>PLL</sub> = 110 MHz,<br>PLL on HSE 16 MHz in bypass | | CoreMark | 8.60 | 8.65 | 8.65 | | 78.2 | 78.6 | 78.6 | | | $I_{DD}$ | Supply current in | mode, | Range 2 | SecureMark | 9.65 | 9.70 | 9.70 | mA | 87.7 | 88.2 | 88.2 | μA/ | | (Run) | Run mode | all peripherals disabled, | Range 2 | Dhrystone 2.1 | 9.05 | 9.05 | 9.10 | IIIA | 82.3 | 82.3 | 82.7 | MHz | | | | Flash bank 2 in power down, all SRAMs enabled | | Fibonacci | 6.80 | 6.80 | 6.80 | | 61.8 | 61.8 | 61.8 | | | | | | | While(1) | 6.55 | 6.55 | 6.60 | | 59.5 | 59.5 | 60.0 | | | | | | | Reduced Code | 4.15 | 4.25 | 4.25 | | 75.5 | 77.3 | 77.3 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> = 55 MHz, | | CoreMark | 4.15 | 4.20 | 4.25 | | 75.5 | 76.4 | 77.3 | | | | | all peripherals disable, | Dange 2 | SecureMark | 4.65 | 4.70 | 4.75 | | 84.5 | 85.5 | 86.4 | | | | | Flash bank 2 in power down, | Range 3 | Dhrystone 2.1 | 4.35 | 4.40 | 4.40 | | 79.1 | 80.0 | 80.0 | | | | | all SRAMs enabled | | Fibonacci | 3.25 | 3.30 | 3.35 | | 59.1 | 60.0 | 60.9 | | | | | | | While(1) | 3.05 | 3.10 | 3.15 | | 55.5 | 56.4 | 57.3 | | <sup>1.</sup> The current consumption from SRAM is similar. Table 42. Typical current consumption in Run mode on SMPS, with different codes running from Flash memory in low-power mode, ICACHE ON (1-way), prefetch ON | loc | | Condit | ions | | | Тур | | | | Тур | | | |-----------------|------------------------|-----------------------------------------------------------------------------|-----------------|---------------|-------|------|-------|------|-------|------|-------|------| | Symbol | Parameter | - | Voltage scaling | Code | 1.8 V | 3 V | 3.3 V | Unit | 1.8 V | 3 V | 3.3 V | Unit | | | | | | Reduced Code | 1.10 | 0.69 | 0.64 | | 45.8 | 28.5 | 26.5 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 24 MHz,<br>all peripherals disabled, | | CoreMark | 1.05 | 0.68 | 0.61 | | 43.8 | 28.3 | 25.4 | | | I <sub>DD</sub> | Supply | Flash bank 2 in power down, | Dange 4 | SecureMark | 1.20 | 0.79 | 0.72 | m A | 50.0 | 32.9 | 30.0 | μA/ | | (Run) | current in<br>Run mode | SRAM2 enabled, | Range 4 | Dhrystone 2.1 | 1.10 | 0.69 | 0.64 | mA | 45.8 | 28.5 | 26.7 | MHz | | | | SRAM1, SRAM3, SRAM4 in power down | | Fibonacci | 0.89 | 0.59 | 0.51 | | 37.1 | 24.4 | 21.3 | | | | | , portor dom. | | while(1) | 0.77 | 0.54 | 0.47 | | 32.1 | 22.3 | 19.5 | | Table 43. Typical current consumption in Run mode on SMPS, with different codes running from Flash memory, ICACHE ON (1-way), prefetch ON<sup>(1)</sup> | | | | | | • | *** | | | | | | | |-------------------|------------------------|------------------------------------------------|-----------------|---------------|-------|------|-------|------|-------|------|-------|------| | mbol | | Condit | ions | | | Тур | | | | Тур | | | | Symk | Parameter | - | Voltage scaling | Code | 1.8 V | 3 V | 3.3 V | Unit | 1.8 V | 3 V | 3.3 V | Unit | | | | | | Reduced Code | 1.15 | 0.73 | 0.68 | | 47.9 | 30.2 | 28.3 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 24 MHz, | | CoreMark | 1.10 | 0.72 | 0.66 | | 45.8 | 30.0 | 27.5 | | | <sup>IDD</sup> cı | Supply | all peripherals disabled, | Dange 4 | SecureMark | 1.25 | 0.85 | 0.77 | m A | 52.1 | 35.2 | 32.1 | μA/ | | (Run) | current in<br>Run mode | Flash bank 2 in power down, | Range 4 | Dhrystone 2.1 | 1.15 | 0.75 | 0.69 | mA | 47.9 | 31.0 | 28.8 | MHz | | | | all SRAMs enabled | | Fibonacci | 0.97 | 0.65 | 0.58 | | 40.4 | 26.9 | 24.2 | | | | | | | while(1) | 0.89 | 0.61 | 0.55 | | 36.9 | 25.2 | 22.7 | | Table 43. Typical current consumption in Run mode on SMPS, with different codes running from Flash memory, ICACHE ON (1-way), prefetch ON<sup>(1)</sup> (continued) | loc | | Conditi | ons | | | Тур | | | | Тур | | | |-----------------|-------------------|--------------------------------------------------------------------------------|-----------------|---------------|-------|------|-------|------|-------|------|-------|------| | Symbol | Parameter | - | Voltage scaling | Code | 1.8 V | 3 V | 3.3 V | Unit | 1.8 V | 3 V | 3.3 V | Unit | | | | | | Reduced Code | 10.50 | 7.15 | 6.70 | | 65.6 | 44.7 | 41.9 | | | | | f <sub>HCLK</sub> = f <sub>PLL</sub> = 160 MHz,<br>PLL on HSE 16 MHz in bypass | | CoreMark | 10.50 | 7.05 | 6.55 | | 65.6 | 44.1 | 40.9 | | | | | mode, | Range 1 | SecureMark | 11.50 | 7.85 | 7.35 | | 71.9 | 49.1 | 45.9 | | | | | all peripherals disabled, | Range | Dhrystone 2.1 | 11.00 | 7.40 | 6.90 | | 68.8 | 46.3 | 43.1 | | | | | Flash bank 2 in power down, all SRAMs enabled | | Fibonacci | 8.25 | 5.65 | 5.30 | | 51.6 | 35.3 | 33.1 | | | | | | | while(1) | 7.90 | 5.45 | 5.10 | | 49.4 | 34.1 | 31.9 | | | | | | | Reduced Code | 6.40 | 4.40 | 4.15 | | 58.2 | 40.0 | 37.7 | | | | | f <sub>HCLK</sub> = f <sub>PLL</sub> = 110 MHz,<br>PLL on HSE 16 MHz in bypass | | CoreMark | 6.25 | 4.30 | 4.05 | | 56.8 | 39.1 | 36.8 | | | I <sub>DD</sub> | Supply current in | mode, | Range 2 | SecureMark | 7.00 | 4.80 | 4.50 | mA | 63.6 | 43.6 | 40.9 | μΑ/ | | (Run) | Run mode | all peripherals disabled, | Range 2 | Dhrystone 2.1 | 6.55 | 4.50 | 4.25 | IIIA | 59.5 | 40.9 | 38.6 | MHz | | | | Flash bank 2 in power down, all SRAMs enabled | | Fibonacci | 5.00 | 3.50 | 3.30 | | 45.5 | 31.8 | 30.0 | | | | | all of a two chables | | while(1) | 4.80 | 3.35 | 3.20 | | 43.6 | 30.5 | 29.1 | | | | | | | Reduced Code | 3.05 | 2.20 | 2.15 | | 55.5 | 40.0 | 39.1 | | | | | <br> f <sub>HCLK</sub> = f <sub>HSE</sub> = 55 MHz, | | CoreMark | 3.05 | 2.20 | 2.10 | | 55.5 | 40.0 | 38.2 | | | | | all peripherals disabled, | Danga 2 | SecureMark | 3.40 | 2.45 | 2.30 | | 61.8 | 44.5 | 41.8 | | | | | Flash bank 2 in power down, | Range 3 | Dhrystone 2.1 | 3.20 | 2.30 | 2.20 | | 58.2 | 41.8 | 40.0 | | | | | all SRAMs enabled | | Fibonacci | 2.40 | 1.80 | 1.75 | | 43.6 | 32.7 | 31.8 | | | | | | | while(1) | 2.30 | 1.70 | 1.65 | | 41.8 | 30.9 | 30.0 | | <sup>1.</sup> The current consumption from SRAM is similar. Table 44. Current consumption in Sleep mode on LDO, Flash memory in power down | 00 | | Conditions | <u> </u> | | - | | Тур | | | - | | Max <sup>(1)</sup> | | | | |-----------------|-------------------|-------------------------------------------------------|-----------------|----------------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | 24 | 0.61 | 0.94 | 1.95 | 3.50 | 6.50 | 1.20 | 2.10 | 5.00 | 9.70 | 19.00 | | | | | | | 16 | 0.49 | 0.81 | 1.80 | 3.35 | 6.40 | 1.10 | 1.90 | 4.90 | 9.50 | 19.00 | | | | | | | 12 | 0.43 | 0.75 | 1.75 | 3.30 | 6.30 | 0.95 | 1.90 | 4.80 | 9.50 | 19.00 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> , | Range 4 | 4 | 0.25 | 0.58 | 1.55 | 3.10 | 6.15 | 0.76 | 1.70 | 4.60 | 9.30 | 19.00 | | | | | all peripherals disabled | rtange 4 | 2 | 0.22 | 0.55 | 1.55 | 3.10 | 6.10 | 0.72 | 1.60 | 4.60 | 9.30 | 19.00 | | | | | | | 1 | 0.21 | 0.53 | 1.55 | 3.05 | 6.10 | 0.71 | 1.60 | 4.60 | 9.20 | 19.00 | | | | Cupply | | | 0.4 | 0.19 | 0.52 | 1.50 | 3.05 | 6.05 | 0.69 | 1.60 | 4.50 | 9.20 | 19.00 | | | I <sub>DD</sub> | Supply current in | | | 0.1 | 0.19 | 0.52 | 1.50 | 3.05 | 6.10 | 0.69 | 1.60 | 4.50 | 9.20 | 19.00 | mA | | (Sleep) | Sleep<br>mode | | | 160 | 4.35 | 4.95 | 6.65 | 9.10 | 13.50 | 6.10 | 8.10 | 15.00 | 26.00 | 46.00 | ША | | | mode | | Range 1 | 140 | 3.90 | 4.50 | 6.15 | 8.65 | 13.50 | 5.60 | 7.60 | 15.00 | 25.00 | 46.00 | | | | | f <sub>HCLK</sub> = PLL on HSE 16 MHz in bypass mode, | | 120 | 3.45 | 4.05 | 5.75 | 8.20 | 13.00 | 5.10 | 7.10 | 14.00 | 25.00 | 46.00 | | | | | all peripherals disabled | | 110 | 3.25 | 3.75 | 5.20 | 7.35 | 11.50 | 4.50 | 6.00 | 12.00 | 20.00 | 35.00 | | | | | | Range 2 | 72 | 2.15 | 2.65 | 4.05 | 6.15 | 10.00 | 3.30 | 4.80 | 9.90 | 18.00 | 34.00 | | | | | | | 64 | 2.00 | 2.50 | 3.90 | 6.00 | 9.95 | 3.20 | 4.70 | 9.80 | 18.00 | 33.00 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> bypass mode, | Dange 2 | 55 | 1.45 | 1.85 | 3.05 | 4.85 | 8.40 | 2.30 | 3.40 | 7.30 | 14.00 | 26.00 | | | | | all peripherals disabled | Range 3 | 32 | 1.00 | 1.40 | 2.60 | 4.40 | 7.85 | 1.80 | 2.90 | 6.80 | 13.00 | 25.00 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 45. Current consumption in Sleep mode on SMPS, Flash memory in power down | 100 | | Conditions | <b>3</b> | | | Тура | at V <sub>DD</sub> | = 1.8 V | | Max | at 1.71 | V ≤ V <sub>D</sub> | <sub>D</sub> ≤ 3.6 \ | <b>/</b> (1) (2) | | |-----------------|------------------------------------------|-------------------------------------------------------|-----------------|----------------------------|------|------|--------------------|---------|-------|------|---------|--------------------|----------------------|------------------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | 24 | 0.41 | 0.63 | 1.25 | 2.25 | 4.40 | 0.73 | 1.40 | 3.60 | 6.80 | 14.00 | | | | | | | 16 | 0.27 | 0.53 | 1.20 | 2.20 | 4.30 | 0.57 | 1.30 | 3.50 | 6.70 | 14.00 | _ | | | | | | 12 | 0.24 | 0.48 | 1.15 | 2.20 | 4.25 | 0.53 | 1.20 | 3.50 | 6.70 | 14.00 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> , | Range 4 | 4 | 0.14 | 0.34 | 1.05 | 2.05 | 4.10 | 0.42 | 1.10 | 3.40 | 6.50 | 13.00 | | | | | all peripherals disabled | Trange 4 | 2 | 0.12 | 0.34 | 1.05 | 2.05 | 4.10 | 0.39 | 1.00 | 3.40 | 6.50 | 13.00 | | | | | | | 1 | 0.11 | 0.33 | 1.05 | 2.05 | 4.10 | 0.38 | 0.99 | 3.40 | 6.50 | 13.00 | | | | | | | 0.4 | 0.10 | 0.31 | 1.05 | 2.05 | 4.10 | 0.38 | 0.97 | 3.40 | 6.50 | 13.00 | | | I <sub>DD</sub> | Supply | | | 0.1 | 0.10 | 0.31 | 1.05 | 2.05 | 4.10 | 0.37 | 0.97 | 3.40 | 6.50 | 13.00 | mA | | (Sleep) | IDD current in | | | 160 | 3.50 | 3.95 | 5.20 | 7.00 | 10.50 | 4.80 | 6.20 | 12.00 | 19.00 | 34.00 | IIIA | | | | | Range 1 | 140 | 3.10 | 3.60 | 4.80 | 6.60 | 10.00 | 4.30 | 5.80 | 12.00 | 19.00 | 34.00 | | | | | f <sub>HCLK</sub> = PLL on HSE 16 MHz in bypass mode, | | 120 | 2.80 | 3.25 | 4.50 | 6.30 | 9.70 | 4.00 | 5.40 | 11.00 | 19.00 | 33.00 | | | | | all peripherals disabled | | 110 | 2.60 | 3.00 | 4.10 | 5.75 | 8.65 | 3.50 | 4.70 | 8.80 | 15.00 | 26.00 | | | | | | Range 2 | 72 | 1.65 | 2.00 | 2.90 | 4.30 | 7.00 | 2.40 | 3.50 | 7.40 | 13.00 | 24.00 | | | | | | | 64 | 1.55 | 1.90 | 2.80 | 4.20 | 6.90 | 2.30 | 3.40 | 7.30 | 13.00 | 24.00 | | | | | f <sub>HCLK</sub> = f <sub>HSE</sub> bypass mode, | Danga 2 | 55 | 1.10 | 1.40 | 2.25 | 3.55 | 5.90 | 1.70 | 2.50 | 5.60 | 9.80 | 19.00 | | | | DD current in Sleep mode from the sleep. | all peripherals disabled | Range 3 | 32 | 0.85 | 1.10 | 1.90 | 3.15 | 5.60 | 1.40 | 2.20 | 5.10 | 9.40 | 18.00 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> The maximum value is at $V_{DD}$ = 1.71 V in Sleep mode on SMPS. Table 46. Current consumption in Sleep mode on SMPS, Flash memory in power down, $V_{DD} = 3.0 \text{ V}$ | 0 | | Conditions | } | | | Тура | at V <sub>DD</sub> | = 3.0 V | | | Max a | it V <sub>DD</sub> = | 3.0 V <sup>(1)</sup> | | | |-----------------|-------------------|----------------------------------------------------------|-----------------|----------------------------|------|------|--------------------|---------|-------|------|-------|----------------------|----------------------|-------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | 24 | 0.26 | 0.40 | 0.83 | 1.50 | 2.80 | 0.66 | 1.20 | 2.20 | 4.20 | 8.20 | | | | | | | 16 | 0.20 | 0.33 | 0.77 | 1.40 | 2.80 | 0.54 | 0.99 | 2.10 | 4.10 | 8.20 | | | | | | | 12 | 0.17 | 0.31 | 0.75 | 1.40 | 2.75 | 0.49 | 0.92 | 2.10 | 4.10 | 8.10 | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> , | Range 4 | 4 | 0.10 | 0.24 | 0.66 | 1.30 | 2.70 | 0.30 | 0.71 | 2.00 | 3.90 | 8.10 | | | | | all peripherals disabled | Range 4 | 2 | 0.08 | 0.22 | 0.66 | 1.30 | 2.65 | 0.27 | 0.68 | 2.00 | 3.90 | 8.00 | | | | | | | 1 | 0.08 | 0.22 | 0.66 | 1.30 | 2.65 | 0.26 | 0.67 | 2.00 | 3.90 | 8.00 | | | | | | | 0.4 | 0.07 | 0.21 | 0.65 | 1.30 | 2.65 | 0.26 | 0.64 | 2.00 | 3.90 | 8.00 | | | I <sub>DD</sub> | Supply current in | | | 0.1 | 0.07 | 0.21 | 0.65 | 1.30 | 2.65 | 0.26 | 0.65 | 2.00 | 3.90 | 8.00 | mA | | (Sleep) | Sleep mode | | | 160 | 2.50 | 2.85 | 3.75 | 5.05 | 7.40 | 4.50 | 5.00 | 7.40 | 13.00 | 22.00 | IIIA | | | | | Range 1 | 140 | 2.25 | 2.60 | 3.50 | 4.75 | 7.15 | 4.00 | 4.60 | 7.20 | 12.00 | 22.00 | | | | | f <sub>HCLK</sub> = PLL on HSE 16 MHz<br>in bypass mode, | | 120 | 2.05 | 2.40 | 3.25 | 4.55 | 6.90 | 3.60 | 4.20 | 6.90 | 12.00 | 21.00 | | | | | all peripherals disabled | | 110 | 1.95 | 2.25 | 3.00 | 4.10 | 6.05 | 3.20 | 3.60 | 5.70 | 9.30 | 17.00 | | | | | | Range 2 | 72 | 1.30 | 1.55 | 2.20 | 3.20 | 5.10 | 2.20 | 2.60 | 4.80 | 8.30 | 16.00 | | | | | | | 64 | 1.20 | 1.45 | 2.15 | 3.15 | 5.00 | 2.00 | 2.50 | 4.70 | 8.20 | 16.00 | | | | f <sub>HC</sub> | f <sub>HCLK</sub> = f <sub>HSE</sub> bypass mode, | Dangs 2 | 55 | 0.92 | 1.10 | 1.70 | 2.55 | 4.15 | 1.40 | 1.90 | 3.60 | 6.30 | 12.00 | | | | | all peripherals disabled | Range 3 | 32 | 0.70 | 0.89 | 1.45 | 2.30 | 3.95 | 1.10 | 1.60 | 3.30 | 6.00 | 12.00 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 47. SRAM1/SRAM3 current consumption in Run/Sleep mode with LDO and SMPS | | | Conditions | | | | | Тур | | | | | Max | | | | |-----------------|-------------------------|-----------------------------------------------------|-----------------|----------------------------|------|------|------|-------|-------|------|------|------|-------|-------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | Range 4 | 24 | 0.02 | 0.05 | 0.16 | 0.33 | 0.68 | 0.06 | 0.15 | 0.48 | 1.00 | 2.05 | | | I <sub>DD</sub> | | SRAM1 supply current in Run/Sleep mode (SRAM1PD = 1 | Range 1 | 160 | 0.04 | 0.10 | 0.28 | 0.55 | 1.07 | 0.15 | 0.30 | 0.83 | 1.65 | 3.20 | | | (SRAM1) | | versus SRAM1PD = 0) | Range 2 | 110 | 0.03 | 0.08 | 0.23 | 0.47 | 0.94 | 0.11 | 0.24 | 0.70 | 1.41 | 2.82 | | | | LDO | | Range 3 | 55 | 0.02 | 0.06 | 0.19 | 0.40 | 0.81 | 0.08 | 0.19 | 0.58 | 1.20 | 2.43 | | | | LDO | | Range 4 | 24 | 0.04 | 0.13 | 0.41 | 0.87 | 1.78 | 0.15 | 0.39 | 1.24 | 2.62 | 5.34 | | | I <sub>DD</sub> | | SRAM3 supply current in | Range 1 | 160 | 0.11 | 0.26 | 0.73 | 1.44 | 2.80 | 0.39 | 0.79 | 2.18 | 4.31 | 8.40 | | | (SRAM3) | | Run/Sleep mode (SRAM3PD = 1 versus SRAM3PD = 0) | Range 2 | 110 | 0.08 | 0.21 | 0.60 | 1.22 | 2.44 | 0.28 | 0.62 | 1.81 | 3.67 | 7.32 | | | | | | Range 3 | 55 | 0.06 | 0.16 | 0.50 | 1.04 | 2.09 | 0.20 | 0.49 | 1.50 | 3.11 | 6.28 | ^ | | | | | Range 4 | 24 | 0.01 | 0.02 | 0.06 | 0.10 | 0.26 | 0.02 | 0.06 | 0.19 | 0.31 | 0.78 | mA | | I <sub>DD</sub> | | SRAM1 supply current in | Range 1 | 160 | 0.02 | 0.05 | 0.14 | 0.28 | 0.55 | 0.07 | 0.15 | 0.43 | 0.84 | 1.64 | | | (SRAM1) | | Run/Sleep mode (SRAM1PD = 1 versus SRAM1PD = 0) | Range 2 | 110 | 0.01 | 0.04 | 0.12 | 0.23 | 0.46 | 0.05 | 0.12 | 0.36 | 0.70 | 1.37 | | | | SMPS, | | Range 3 | 55 | 0.01 | 0.03 | 0.09 | 0.18 | 0.36 | 0.04 | 0.09 | 0.27 | 0.55 | 1.09 | | | | V <sub>DD</sub> = 3.0 V | | Range 4 | 24 | 0.02 | 0.05 | 0.17 | 0.32 | 0.69 | 0.06 | 0.16 | 0.51 | 0.95 | 2.07 | | | I <sub>DD</sub> | | SRAM3 supply current in | Range 1 | 160 | 0.06 | 0.13 | 0.37 | 0.73 | 1.43 | 0.20 | 0.40 | 1.12 | 2.20 | 4.28 | | | (SRAM3) | | Run/Sleep mode (SRAM3PD = 1 versus SRAM3PD = 0) | Range 2 | 100 | 0.04 | 0.10 | 0.30 | 0.61 | 1.19 | 0.14 | 0.31 | 0.91 | 1.84 | 3.57 | | | | | | Range 3 | 55 | 0.03 | 0.08 | 0.23 | 0.48 | 0.95 | 0.09 | 0.23 | 0.70 | 1.45 | 2.86 | | Table 47. SRAM1/SRAM3 current consumption in Run/Sleep mode with LDO and SMPS (continued) | | | Conditions | | | | | Тур | | | | | Max | | | | |-----------------|---------------------|-------------------------------------------------|-----------------|----------------------------|------|------|------|-------|-------|------|------|------|-------|-------|------| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub><br>(MHz) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | Range 4 | 24 | 0.01 | 0.03 | 0.11 | 0.17 | 0.43 | 0.04 | 0.11 | 0.34 | 0.55 | 1.37 | | | I <sub>DD</sub> | | SRAM1 supply current in | Range 1 | 160 | 0.03 | 0.09 | 0.24 | 0.47 | 0.91 | 0.13 | 0.27 | 0.75 | 1.47 | 2.88 | | | IDD<br>(SRAM1) | | Run/Sleep mode (SRAM1PD = 1 versus SRAM1PD = 0) | Range 2 | 110 | 0.02 | 0.07 | 0.20 | 0.39 | 0.76 | 0.09 | 0.21 | 0.63 | 1.23 | 2.41 | | | | SMPS <sup>(1)</sup> | | Range 3 | 55 | 0.02 | 0.05 | 0.15 | 0.31 | 0.60 | 0.06 | 0.16 | 0.48 | 0.97 | 1.91 | ^ | | | SIVIPS | | Range 4 | 24 | 0.03 | 0.09 | 0.28 | 0.53 | 1.15 | 0.11 | 0.28 | 0.89 | 1.66 | 3.62 | mA | | I <sub>DD</sub> | | SRAM3 supply current in | Range 1 | 160 | 0.09 | 0.22 | 0.62 | 1.22 | 2.38 | 0.35 | 0.71 | 1.96 | 3.87 | 7.52 | | | (SRAM3) | | Run/Sleep mode (SRAM3PD = 1 versus SRAM3PD = 0) | Range 2 | 100 | 0.06 | 0.17 | 0.51 | 1.02 | 1.98 | 0.24 | 0.54 | 1.60 | 3.22 | 6.26 | | | | | | Range 3 | 55 | 0.04 | 0.13 | 0.39 | 0.80 | 1.59 | 0.16 | 0.40 | 1.24 | 2.54 | 5.01 | | <sup>1.</sup> The typical value is measured at $V_{DD}$ = 1.8 V. The maximum value is for 1.71 V $\leq$ $V_{DD}$ $\leq$ 3.6 V and is at $V_{DD}$ = 1.71 V in Run/Sleep mode on SMPS. Table 48. Static power consumption of Flash banks, when supplied by LDO/SMPS | Symbol | Parameter | | | Тур | | | | | Max | | | Unit | |-----------------------------------|------------------------------------------------------------------------------------------------------------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------| | Symbol | ratametei | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Offic | | I <sub>DD</sub> (1) (Flash_Bank1) | Flash bank 1 static consumption in normal mode (PD1 = 1 versus PD1 = 0) | 45.0 | 50.0 | 50.0 | 50.0 | 100.0 | 100.0 | 100.0 | 100.0 | 100.0 | 150.0 | | | I <sub>DD</sub> (1) (Flash_Bank2) | Flash bank 2 static consumption in normal mode (PD2 = 1 versus PD2 = 0) | 45.0 | 50.0 | 50.0 | 50.0 | 100.0 | 100.0 | 100.0 | 100.0 | 100.0 | 150.0 | μA | | /Clash Dank LDM/ <sup>2</sup> / | One Flash bank additional static consumption in normal mode versus low-power mode (LPM = 0 versus LPM = 1) | 25.0 | 25.0 | 25.0 | 25.0 | 50.0 | 40.0 | 40.0 | 40.0 | 40.0 | 70.0 | | <sup>1.</sup> When one bank is in power down, this consumption is saved. When Flash memory is in power down in Sleep mode (SLEEP\_PD =1), Bank 1 and Bank 2 are in power down. <sup>2.</sup> If no bank is in power-down, the Flash memory additional static consumption in normal mode versus low-power mode is 2 x I<sub>DD(Flash Bank LPM)</sub>. Table 49. Current consumption in Stop 0 mode on LDO | Symbol | Doromotor | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |-------------|------------------------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | | | | | 1.8 | 110 | 280 | 770 | 1500 | 3000 | 400 | 840 | 2400 | 4500 | 9000 | | | | Supply current in Stop 0 mode, regulator in Range 4, | 2.4 | 115 | 290 | 805 | 1600 | 3050 | 420 | 870 | 2500 | 4800 | 9200 | | | | RTC disabled, | 3.0 | 115 | 295 | 820 | 1600 | 3150 | 420 | 890 | 2500 | 4800 | 9500 | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 115 | 295 | 820 | 1600 | 3150 | 420 | 890 | 2500 | 4800 | 9500 | | | ı | retained | 3.6 | 115 | 295 | 825 | 1600 | 3150 | 420 | 890 | 2500 | 4800 | 9500 | uA | | IDD(Stop 0) | | 1.8 | 125 | 305 | 840 | 1650 | 3300 | 460 | 920 | 2600 | 5000 | 9900 | μA | | | Supply current in Stop 0 mode, | 2.4 | 125 | 315 | 875 | 1750 | 3400 | 460 | 950 | 2700 | 5300 | 11000 | | | | regulator in Range 4, RTC disabled, | 3.0 | 125 | 320 | 895 | 1800 | 3500 | 460 | 960 | 2700 | 5400 | 11000 | | | | All SRAMs retained | 3.3 | 130 | 320 | 890 | 1750 | 3500 | 470 | 960 | 2700 | 5300 | 11000 | 1 | | | | 3.6 | 130 | 320 | 895 | 1800 | 3500 | 470 | 960 | 2700 | 5400 | 11000 | 1 | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 50. Current consumption in Stop 0 mode on SMPS | Cymbal | Doromotor | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |-------------|------------------------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------------| | Symbol | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | 1.8 | 54.5 | 160 | 535 | 1050 | 2100 | 200 | 480 | 1700 | 3200 | 6300 | | | | Supply current in Stop 0 mode, regulator in Range 4, | 2.4 | 38.5 | 115 | 360 | 890 | 1650 | 140 | 350 | 1100 | 2700 | 5000 | | | | RTC disabled, | 3.0 | 39.5 | 115 | 340 | 685 | 1400 | 150 | 350 | 1100 | 2100 | 4200 | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 37.0 | 105 | 315 | 640 | 1300 | 140 | 320 | 950 | 2000 | 3900 | | | | | 3.6 | 35.5 | 100 | 295 | 605 | 1200 | 130 | 300 | 890 | 1900 | 3600 | ] <b>.</b> | | IDD(Stop 0) | | 1.8 | 61.5 | 175 | 515 | 1200 | 2350 | 230 | 530 | 1600 | 3600 | 7100 | μA | | | Supply current in Stop 0 mode, | 2.4 | 43.5 | 125 | 400 | 930 | 1850 | 160 | 380 | 1200 | 2800 | 5600 | 1 | | | regulator in Range 4, RTC disabled. | 3.0 | 44.5 | 125 | 370 | 770 | 1550 | 170 | 380 | 1200 | 2400 | 4700 | 1 | | | All SRAM retained | 3.3 | 41.5 | 115 | 345 | 705 | 1400 | 150 | 350 | 1100 | 2200 | 4200 | | | | | 3.6 | 40.0 | 110 | 325 | 665 | 1350 | 150 | 330 | 980 | 2000 | 4100 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 51. Current consumption in Stop 1 mode on LDO | Symbol | Parameter | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |--------|-----------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|-------| | Symbol | Faiametei | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Offic | | | | 1.8 | 82.0 | 250 | 755 | 1500 | 3000 | 300 | 750 | 2300 | 4500 | 9000 | | | | Supply current in Stop 1 mode, | 2.4 | 83.5 | 250 | 750 | 1500 | 3050 | 310 | 750 | 2300 | 4500 | 9200 | | | | RTC disabled,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 87.5 | 255 | 755 | 1550 | 3050 | 320 | 770 | 2300 | 4700 | 9200 | μA | | | retained | 3.3 | 84.0 | 250 | 755 | 1550 | 3050 | 310 | 750 | 2300 | 4700 | 9200 | | | | | 3.6 | 95.5 | 255 | 760 | 1550 | 3050 | 350 | 770 | 2300 | 4700 | 9200 | | Table 51. Current consumption in Stop 1 mode on LDO (continued) | O b l | Barrardon. | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | 1124 | |--------------------------|---------------------------------------------------------------------|---------------------|-------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | 1.8 | 89.0 | 255 | 760 | 1550 | 3100 | 330 | 770 | 2300 | 4700 | 9300 | | | | Supply current in Stop 1 mode, | 2.4 | 94.0 | 265 | 795 | 1600 | 3200 | 340 | 800 | 2400 | 4800 | 9600 | | | I <sub>DD (Stop 1)</sub> | RTC disabled, | 3.0 | 100.0 | 270 | 815 | 1650 | 3300 | 370 | 810 | 2500 | 5000 | 9900 | | | | All SRAMs retained | 3.3 | 100.0 | 275 | 815 | 1650 | 3300 | 370 | 830 | 2500 | 5000 | 9900 | | | | | 3.6 | 110.0 | 275 | 825 | 1650 | 3300 | 400 | 830 | 2500 | 5000 | 9900 | | | | | 1.8 | 81.5 | 240 | 695 | 1400 | 2800 | - | - | - | - | - | | | | Supply current in Stop 1 mode, | 2.4 | 88.5 | 245 | 730 | 1450 | 2900 | - | - | - | - | - | | | | RTC <sup>(2)</sup> clocked by LSI 32 kHz,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 93.0 | 245 | 745 | 1500 | 2950 | - | - | - | - | - | | | | retained | 3.3 | 89.0 | 250 | 745 | 1500 | 2950 | - | - | - | - | - | | | | | 3.6 | 87.5 | 250 | 755 | 1500 | 2950 | - | - | - | - | - | | | | | 1.8 | 81.0 | 240 | 715 | 1450 | 2800 | - | - | - | - | - | μA | | | Supply current in Stop 1 mode, RTC <sup>(2)</sup> clocked by LSE | 2.4 | 81.5 | 245 | 720 | 1450 | 2800 | - | - | - | - | - | | | I <sub>DD(Stop 1</sub> | bypassed at 32768 Hz, | 3.0 | 90.5 | 245 | 720 | 1450 | 2800 | - | - | - | - | - | | | with RTC) | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 83.5 | 245 | 725 | 1450 | 2800 | - | - | - | - | - | | | | retained | 3.6 | 94.0 | 255 | 730 | 1450 | 2850 | - | - | - | - | - | | | | Supply current in Stop 1 mode, | 1.8 | 83.5 | 245 | 730 | 1500 | 2950 | - | - | - | - | - | | | | RTC <sup>(2)</sup> clocked by LSE quartz in | 2.4 | 84.0 | 240 | 730 | 1500 | 2950 | - | - | - | - | - | | | | low-drive mode,<br>LSESYSEN = 0 in RCC_BDCR, | 3.0 | 88.0 | 245 | 735 | 1500 | 2950 | - | - | - | - | - | | | | 8-Kbyte SRAM2 + ICACHE | 3.3 | 84.5 | 245 | 735 | 1500 | 2950 | - | - | - | - | - | | | | retained | 3.6 | 84.5 | 250 | 740 | 1500 | 2950 | - | - | - | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> RTC with default configuration but LPCAL = 1 in RTC\_CALR. Table 52. Current consumption during wake-up from Stop 1 mode on LDO | Symbol | Parameter | Conditions | | Тур | Unit | |--------------------------------------|------------------------------------------------------------|-----------------------------|---------------------|------|-------| | Symbol | Farameter | - | V <sub>DD</sub> (V) | 25°C | Oilit | | | | Wake-up clock is MSI 24 MHz | | 40 | | | Q <sub>DD(wake-up from Stop 1)</sub> | Electrical charge consumed during wake-up from Stop 1 mode | Wake-up clock is HSI 16 MHz | 3.0 | 40 | nAs | | ( a a ap nom out 1) | | Wake-up clock is MSI 1 MHz | | 70 | | Table 53. Current consumption in Stop 1 mode on SMPS | Symbol | Parameter | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |-------------|-----------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|-------| | Symbol | Faranieter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Oilit | | | | 1.8 | 54.5 | 160 | 535 | 1050 | 2100 | 200 | 480 | 1700 | 3200 | 6300 | | | | Supply current in Stop 1 mode, | 2.4 | 38.5 | 115 | 350 | 890 | 1650 | 140 | 350 | 1100 | 2700 | 5000 | | | | RTC disabled,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 39.5 | 115 | 340 | 685 | 1400 | 150 | 350 | 1100 | 2100 | 4200 | | | | retained | 3.3 | 37.0 | 105 | 315 | 640 | 1300 | 140 | 320 | 950 | 2000 | 3900 | | | | | 3.6 | 35.5 | 100 | 295 | 600 | 1200 | 130 | 300 | 890 | 1800 | 3600 | | | IDD(Stop 1) | | 1.8 | 61.5 | 175 | 515 | 1200 | 2350 | 230 | 530 | 1600 | 3600 | 7100 | μA | | | Supply current in Stop 1 mode, | 2.4 | 43.5 | 125 | 390 | 930 | 1850 | 160 | 380 | 1200 | 2800 | 5600 | | | | RTC disabled, | 3.0 | 44.0 | 125 | 370 | 770 | 1550 | 160 | 380 | 1200 | 2400 | 4700 | 1 | | | All SRAMs retained | 3.3 | 41.5 | 115 | 345 | 705 | 1400 | 150 | 350 | 1100 | 2200 | 4200 | 1 | | | | 3.6 | 39.5 | 110 | 325 | 665 | 1350 | 150 | 330 | 980 | 2000 | 4100 | 1 | Table 53. Current consumption in Stop 1 mode on SMPS (continued) | Currele el | Davamatar | Conditions | | | Тур | | | | <u> </u> | Max <sup>(1)</sup> | | | Unit | |----------------------------------|---------------------------------------------------------------------|---------------------|------|------|------|-------|-------|------|----------|--------------------|-------|-------|------| | Symbol | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | 1.8 | 54.5 | 160 | 535 | 1050 | 2100 | - | - | - | - | - | | | | Supply current in Stop 1 mode, | 2.4 | 39.0 | 115 | 350 | 890 | 1650 | - | - | - | - | - | | | | RTC <sup>(2)</sup> clocked by LSI 32 kHz,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 40.0 | 115 | 340 | 685 | 1400 | - | - | - | - | - | | | | retained | 3.3 | 37.5 | 110 | 315 | 640 | 1300 | - | - | - | - | - | | | | | 3.6 | 36.0 | 100 | 295 | 600 | 1200 | - | - | - | - | - | | | | | 1.8 | 65.0 | 180 | 535 | 1050 | 2100 | - | - | - | - | - | | | | Supply current in Stop 1 mode, RTC <sup>(2)</sup> clocked by LSE | 2.4 | 50.0 | 140 | 415 | 850 | 1700 | - | - | - | - | - | | | I <sub>DD(Stop 1</sub> with RTC) | bypassed at 32768 Hz, | 3.0 | 42.0 | 120 | 345 | 705 | 1400 | - | - | - | - | - | μA | | with KTO) | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 39.0 | 110 | 320 | 655 | 1250 | - | - | - | - | - | | | | | 3.6 | 38.0 | 105 | 300 | 620 | 1200 | - | - | - | - | - | | | | Supply current in Stop 1 mode, | 1.8 | 54.0 | 155 | 610 | 1050 | 2100 | - | - | - | - | - | | | | RTC <sup>(2)</sup> clocked by LSE quartz | 2.4 | 39.5 | 150 | 490 | 875 | 1600 | - | - | - | - | - | | | | in low-drive mode,<br>LSESYSEN = 0 in RCC BDCR, | 3.0 | 39.5 | 115 | 335 | 680 | 1350 | - | - | - | - | - | | | | 8-Kbyte SRAM2 + ICACHE | 3.3 | 37.0 | 105 | 310 | 630 | 1250 | - | - | - | - | - | | | | retained | 3.6 | 35.5 | 100 | 295 | 590 | 1150 | - | - | - | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> RTC with default configuration but LPCAL = 1 in RTC\_CALR. Table 54. Current consumption during wake-up from Stop 1 mode on SMPS | Symbol | Parameter | Conditions | | Тур | Unit | |--------|------------------------------------------------------------|-----------------------------|---------------------|------|-------| | Symbol | Farameter | - | V <sub>DD</sub> (V) | 25°C | Oilit | | | | Wake-up clock is MSI 24 MHz | | 40 | | | User | Electrical charge consumed during wake-up from Stop 1 mode | Wake-up clock is HSI 16 MHz | 3.0 | 40 | nAs | | | | Wake-up clock is MSI 1 MHz | | 70 | | ## Table 55. Current consumption in Stop 2 mode on LDO | Symbol | Parameter | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |-------------|-----------------------------------------|---------------------|-------|------|-------|-------|-------|------|-------|--------------------|-------|--------|-------| | Syllibol | Faiametei | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Offic | | | | 1.8 | 8.90 | 23.5 | 70.0 | 145 | 305 | 33.0 | 71.0 | 210.0 | 440.0 | 920.0 | | | | Supply current in Stop 2 mode, | 2.4 | 8.90 | 23.5 | 70.5 | 145 | 310 | 33.0 | 71.0 | 220.0 | 440.0 | 930.0 | | | | RTC disabled,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 9.05 | 24.0 | 71.5 | 150 | 315 | 33.0 | 72.0 | 220.0 | 450.0 | 950.0 | | | | retained | 3.3 | 9.30 | 24.5 | 73.0 | 150 | 320 | 34.0 | 74.0 | 220.0 | 450.0 | 960.0 | | | | | 3.6 | 10.00 | 26.0 | 75.5 | 155 | 325 | 37.0 | 78.0 | 230.0 | 470.0 | 980.0 | uА | | IDD(Stop 2) | | 1.8 | 20.00 | 48.5 | 145.0 | 310 | 680 | 73.0 | 150.0 | 440.0 | 930.0 | 2100.0 | μΑ | | | Supply current in Stop 2 mode, | 2.4 | 20.00 | 48.5 | 145.0 | 315 | 680 | 73.0 | 150.0 | 440.0 | 950.0 | 2100.0 | | | | RTC disabled, | 3.0 | 20.50 | 48.5 | 145.0 | 315 | 685 | 74.0 | 150.0 | 440.0 | 950.0 | 2100.0 | | | | All SRAMs retained | 3.3 | 20.50 | 49.5 | 150.0 | 315 | 690 | 74.0 | 150.0 | 450.0 | 950.0 | 2100.0 | | | | | 3.6 | 22.00 | 51.0 | 150.0 | 320 | 700 | 80.0 | 160.0 | 450.0 | 960.0 | 2100.0 | | Table 55. Current consumption in Stop 2 mode on LDO (continued) | Cumahal | Parameter | Conditions | | <u> </u> | Тур | | <u> </u> | | | Max <sup>(1)</sup> | | | Unit | |------------------------|----------------------------------------------------------------------------|---------------------|-------|----------|------|-------|----------|------|------|--------------------|-------|--------|------| | Symbol | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | 1.8 | 9.45 | 24.0 | 71.5 | 150 | 315 | 35.0 | 72.0 | 220.0 | 450.0 | 950.0 | | | | Supply current in Stop 2 mode, | 2.4 | 9.50 | 24.0 | 71.5 | 150 | 315 | 35.0 | 72.0 | 220.0 | 450.0 | 950.0 | | | | RTC <sup>(2)</sup> clocked by LSI 32 kHz,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 9.60 | 24.5 | 73.0 | 150 | 320 | 35.0 | 74.0 | 220.0 | 450.0 | 960.0 | | | | retained | 3.3 | 9.30 | 25.0 | 74.0 | 155 | 325 | 34.0 | 75.0 | 230.0 | 470.0 | 980.0 | | | | | 3.6 | 11.00 | 26.5 | 77.0 | 160 | 335 | 40.0 | 80.0 | 240.0 | 480.0 | 1100.0 | | | | | 1.8 | 9.15 | 23.5 | 70.0 | 145 | 305 | 33.0 | 71.0 | 210.0 | 440.0 | 920.0 | | | | Supply current in Stop 2 mode, | 2.4 | 9.20 | 23.5 | 70.5 | 145 | 310 | 34.0 | 71.0 | 220.0 | 440.0 | 930.0 | | | | RTC <sup>(2)</sup> clocked by LSI 250 Hz,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 9.20 | 24.0 | 71.5 | 150 | 315 | 34.0 | 72.0 | 220.0 | 450.0 | 950.0 | | | | retained | 3.3 | 9.50 | 24.5 | 73.0 | 150 | 320 | 35.0 | 74.0 | 220.0 | 450.0 | 960.0 | | | I <sub>DD(Stop 2</sub> | | 3.6 | 10.50 | 26.0 | 76.0 | 155 | 325 | 38.0 | 78.0 | 230.0 | 470.0 | 980.0 | | | with RTC) | | 1.8 | 9.15 | 24.0 | 71.5 | 150 | 315 | 33.0 | 72.0 | 220.0 | 450.0 | 950.0 | μA | | | Supply current in Stop 2 mode, RTC <sup>(2)</sup> clocked by LSE | 2.4 | 9.20 | 24.0 | 71.5 | 150 | 315 | 34.0 | 72.0 | 220.0 | 450.0 | 950.0 | | | | bypassed at 32768 Hz, | 3.0 | 9.50 | 24.0 | 72.5 | 150 | 320 | 35.0 | 72.0 | 220.0 | 450.0 | 960.0 | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 9.50 | 25.0 | 74.0 | 155 | 325 | 35.0 | 75.0 | 230.0 | 470.0 | 980.0 | | | | Totaliou | 3.6 | 10.50 | 26.5 | 76.5 | 160 | 335 | 38.0 | 80.0 | 230.0 | 480.0 | 1100.0 | | | | | 1.8 | 9.45 | 23.5 | 70.5 | 145 | 305 | - | - | - | - | - | | | | Supply current in Stop 2 mode, RTC <sup>(2)</sup> clocked by LSE quartz in | 2.4 | 9.50 | 24.0 | 71.0 | 150 | 310 | - | - | - | - | - | | | | low-drive mode, | 3.0 | 9.35 | 24.0 | 72.0 | 150 | 315 | - | - | - | - | - | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 9.75 | 25.0 | 73.5 | 150 | 320 | - | - | - | - | - | | | | | 3.6 | 10.60 | 26.5 | 76.0 | 155 | 325 | - | 1 | - | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> RTC with default configuration but LPCAL = 1 in RTC\_CALR. Table 56. SRAM static power consumption in Stop 2 when supplied by LDO | Symbol | Parameter | Typ Max <sup>(1)</sup> | | | | | | | | Unit | | | |--------------------------------------------|-------------------------------------------------------------------------------|------------------------|------|------|-------|-------|------|------|------|-------|-------|----| | Symbol | Parameter | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | | | I <sub>DD(SRAM1_64kB)</sub> <sup>(2)</sup> | SRAM1 64-Kbyte page x static consumption (SRAM1PDSx = 1 versus SRAM1PDSx = 0) | | 2.0 | 6.0 | 13.2 | 28.6 | 3.0 | 6.0 | 18.0 | 40.0 | 86.0 | | | I <sub>DD(SRAM2_8KB)</sub> <sup>(3)</sup> | SRAM2 8-Kbyte page 1 static consumption (SRAM2PDS1 = 1 versus SRAM2PDS1 = 0) | 0.2 | 0.4 | 1.4 | 3.1 | 6.5 | 0.7 | 1.4 | 4.4 | 10.0 | 20.0 | | | I <sub>DD(SRAM2_56KB)</sub> (3) | SRAM2 56-Kbyte page 2 static consumption (SRAM2PDS2 = 1 versus SRAM2PDS2 = 0) | 1.0 | 2.6 | 8.0 | 17.6 | 37.9 | 3.6 | 7.7 | 25.0 | 53.0 | 120.0 | | | I <sub>DD(SRAM3_64kB)</sub> (4) | SRAM3 64-Kbyte page x static consumption (SRAM3PDSx = 1 versus SRAM3PDSx = 0) | 0.8 | 1.9 | 5.7 | 12.6 | 27.5 | 3.0 | 5.8 | 18.0 | 38.0 | 83.0 | | | I <sub>DD(SRAM4)</sub> | SRAM4 static consumption<br>(SRAM4PDS = 1 versus SRAM4PDS = 0) | 0.3 | 0.6 | 1.8 | 3.9 | 8.2 | 1.0 | 1.8 | 5.4 | 12.0 | 25.0 | | | I <sub>DD(ICRAM)</sub> | ICACHE SRAM static consumption (ICRAMPDS = 1 versus ICRAMPDS = 0) | 0.1 | 0.4 | 1.3 | 2.9 | 5.7 | 0.5 | 1.3 | 4.0 | 8.6 | 18.0 | μA | | I <sub>DD(DC1RAM)</sub> | DCACHE1 SRAM static consumption (DC1RAMPDS = 1 versus DC1RAMPDS = 0) | 0.1 | 0.2 | 0.7 | 1.5 | 3.0 | 0.3 | 0.7 | 2.3 | 4.6 | 9.1 | | | I <sub>DD(DMA2DRAM)</sub> | DMA2D SRAM static consumption (DMA2DRAMPDS = 1 versus DMA2DRAMPDS = 0) | 0.0 | 0.1 | 0.3 | 0.5 | 0.7 | 0.2 | 0.3 | 1.0 | 1.6 | 2.0 | | | I <sub>DD(PRAM)</sub> | FMAC, FDCAN and USB SRAM static consumption (PRAMPDS = 1 versus PRAMPDS = 0) | 0.0 | 0.1 | 0.4 | 0.7 | 1.1 | 0.2 | 0.4 | 1.3 | 2.3 | 3.2 | | - 1. Evaluated by characterization. Not tested in production. - 2. SRAM1 total consumption is $3 \times I_{DD(SRAM1\_64KB)}$ . - 3. SRAM2 total consumption is $I_{DD(SRAM2\_8KB)} + I_{DD(SRAM2\_56KB)}$ . - 4. SRAM3 total consumption is 8 × $I_{DD(SRAM3\_64KB)}$ . Table 57. Current consumption during wake-up from Stop 2 mode on LDO | Symbol | Parameter | Conditions | | Тур | Unit | |---------------------------------------|------------------------------------------------------------|-----------------------------|---------------------|------|-------| | | Farameter | - | V <sub>DD</sub> (V) | 25°C | Oilit | | Q <sub>DD</sub> (wake-up from Stop 2) | | Wake-up clock is MSI 24 MHz | | 30 | | | | Electrical charge consumed during wake-up from Stop 2 mode | Wake-up clock is HSI 16 MHz | 3.0 | 30 | nAs | | | | Wake-up clock is MSI 1 MHz | | 70 | | Table 58. Current consumption in Stop 2 mode on SMPS | Symbol | Doromotor | Conditions | Typ Max <sup>(1)</sup> | | | | | | | | | | Unit | |-------------|-----------------------------------------------------------------------|---------------------|------------------------|------|------|-------|-------|------|------|-------|-------|--------|-------| | | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Oilit | | | | 1.8 | 5.30 | 14.0 | 42.0 | 88.5 | 195 | 19.0 | 42.0 | 130.0 | 270.0 | 580.0 | | | | Supply current in Stop 2 mode, | 2.4 | 3.50 | 9.6 | 29.5 | 63.5 | 140 | 13.0 | 29.0 | 87.0 | 190.0 | 410.0 | | | | RTC disabled,<br>8-Kbyte SRAM2 + ICACHE<br>retained | 3.0 | 3.90 | 10.0 | 31.5 | 68.0 | 150 | 14.0 | 30.0 | 93.0 | 200.0 | 440.0 | - | | | | 3.3 | 3.90 | 10.0 | 30.5 | 65.5 | 145 | 14.0 | 30.0 | 89.0 | 190.0 | 420.0 | | | | | 3.6 | 4.55 | 11.0 | 31.0 | 65.0 | 145 | 16.0 | 32.0 | 89.0 | 190.0 | 420.0 | | | IDD(Stop 2) | Supply current in Stop 2 mode,<br>RTC disabled,<br>ALL SRAMs retained | 1.8 | 12.00 | 28.5 | 83.5 | 180.0 | 440 | 44.0 | 86.0 | 250.0 | 540.0 | 1400.0 | μA | | | | 2.4 | 7.85 | 19.5 | 58.5 | 125.0 | 280 | 29.0 | 59.0 | 180.0 | 380.0 | 830.0 | | | | | 3.0 | 8.55 | 20.5 | 61.0 | 130.0 | 290 | 31.0 | 61.0 | 190.0 | 390.0 | 860.0 | | | | | 3.3 | 8.20 | 19.5 | 57.5 | 125.0 | 275 | 30.0 | 58.0 | 170.0 | 370.0 | 810.0 | | | | | 3.6 | 8.55 | 19.5 | 56.0 | 120.0 | 265 | 30.0 | 57.0 | 170.0 | 360.0 | 780.0 | | Table 58. Current consumption in Stop 2 mode on SMPS (continued) | Symbol | Parameter | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | | raiailietei | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | Supply current in Stop 2 mode, | 1.8 | 5.60 | 14.0 | 42.0 | 89.0 | 195 | 20.0 | 42.0 | 130.0 | 270.0 | 580.0 | | | | | 2.4 | 3.85 | 10.0 | 30.0 | 63.5 | 140 | 14.0 | 30.0 | 89.0 | 190.0 | 410.0 | | | | RTC <sup>(2)</sup> clocked by LSI 32 kHz,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 4.35 | 10.5 | 32.0 | 68.5 | 150 | 16.0 | 31.0 | 94.0 | 200.0 | 440.0 | | | | retained | 3.3 | 4.40 | 10.5 | 31.0 | 66.0 | 145 | 16.0 | 31.0 | 91.0 | 200.0 | 420.0 | | | | | 3.6 | 5.15 | 11.5 | 31.5 | 66.0 | 145 | 18.0 | 33.0 | 91.0 | 190.0 | 420.0 | | | | Supply current in Stop 2 mode,<br>RTC <sup>(2)</sup> clocked by LSI 250 Hz,<br>8-Kbyte SRAM2 + ICACHE<br>retained | 1.8 | 5.40 | 14.0 | 42.0 | 89.0 | 195 | 20.0 | 42.0 | 130.0 | 270.0 | 580.0 | | | | | 2.4 | 3.60 | 9.8 | 30.0 | 63.5 | 135 | 13.0 | 29.0 | 89.0 | 190.0 | 400.0 | | | | | 3.0 | 4.00 | 10.5 | 31.5 | 68.0 | 150 | 15.0 | 31.0 | 93.0 | 200.0 | 440.0 | | | | | 3.3 | 4.05 | 10.5 | 31.0 | 65.5 | 145 | 15.0 | 31.0 | 91.0 | 190.0 | 420.0 | | | I <sub>DD(Stop 2</sub> | | 3.6 | 4.75 | 11.0 | 31.5 | 65.5 | 145 | 17.0 | 32.0 | 91.0 | 190.0 | 420.0 | | | with RTC) | Supply current in Stop 2 mode,<br>RTC <sup>(2)</sup> clocked by LSE<br>bypassed at 32768 Hz,<br>8-Kbyte SRAM2 + ICACHE<br>retained | 1.8 | 5.50 | 14.0 | 42.0 | 89.0 | 195 | 20.0 | 42.0 | 130.0 | 270.0 | 580.0 | μA | | | | 2.4 | 3.70 | 9.9 | 30.0 | 63.5 | 140 | 14.0 | 30.0 | 89.0 | 190.0 | 410.0 | | | | | 3.0 | 4.15 | 10.5 | 32.0 | 68.0 | 150 | 15.0 | 31.0 | 94.0 | 200.0 | 440.0 | | | | | 3.3 | 4.20 | 10.5 | 31.0 | 66.0 | 145 | 15.0 | 31.0 | 91.0 | 200.0 | 420.0 | | | | Totaliou | 3.6 | 4.90 | 11.0 | 31.5 | 65.5 | 145 | 17.0 | 32.0 | 91.0 | 190.0 | 420.0 | | | | | 1.8 | 5.60 | 14.0 | 41.5 | 88.0 | 190 | - | - | - | - | - | | | | Supply current in Stop 2 mode, RTC <sup>(2)</sup> clocked by LSE quartz in | 2.4 | 3.90 | 9.9 | 30.0 | 63.0 | 135 | - | - | - | - | - | | | | low-drive mode, | 3.0 | 4.25 | 10.5 | 31.5 | 67.5 | 145 | - | - | - | - | - | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 4.30 | 10.5 | 31.0 | 65.0 | 140 | - | - | - | - | - | | | | | 3.6 | 4.95 | 11.0 | 31.5 | 65.0 | 140 | - | - | - | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> RTC with default configuration but LPCAL = 1 in RTC\_CALR. Table 59. SRAM static power consumption in Stop 2 when supplied by SMPS | Symbol | Parameter | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |--------------------------------------------|-------------------------------------------------------------------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Farameter | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | | | I <sub>DD(SRAM1_64kB)</sub> <sup>(2)</sup> | SRAM1 64-Kbyte page x static consumption (SRAM1PDSx = 1 versus SRAM1PDSx = 0) | | 0.9 | 2.6 | 5.5 | 12.7 | 1.5 | 2.7 | 7.7 | 17.0 | 39.0 | | | I <sub>DD(SRAM2_8KB)</sub> (3) | SRAM2 8-Kbyte page 1 static consumption (SRAM2PDS1 = 1 versus SRAM2PDS1 = 0) | 0.1 | 0.2 | 0.6 | 1.2 | 2.9 | 0.3 | 0.6 | 2.0 | 3.7 | 10.0 | | | I <sub>DD(SRAM2_56KB)</sub> (3) | SRAM2 56-Kbyte page 2 static consumption (SRAM2PDS2 = 1 versus SRAM2PDS2 = 0) | 0.5 | 1.1 | 3.4 | 7.5 | 16.7 | 1.7 | 3.4 | 11.0 | 23.0 | 50.0 | | | I <sub>DD(SRAM3_64kB)</sub> <sup>(4)</sup> | SRAM3 64-Kbyte page x static consumption (SRAM3PDSx = 1 versus SRAM3PDSx = 0) | 0.4 | 0.8 | 2.4 | 5.3 | 12.2 | 1.4 | 2.5 | 7.3 | 16.0 | 37.0 | | | I <sub>DD(SRAM4)</sub> | SRAM4 static consumption<br>(SRAM4PDS = 1 versus SRAM4PDS = 0) | 0.1 | 0.3 | 0.7 | 1.5 | 3.7 | 0.4 | 0.8 | 2.2 | 4.6 | 12.0 | | | I <sub>DD(ICRAM)</sub> | ICACHE SRAM static consumption (ICRAMPDS = 1 versus ICRAMPDS = 0) | 0.1 | 0.2 | 0.5 | 1.0 | 2.6 | 0.3 | 0.5 | 2.0 | 3.1 | 7.9 | μA | | I <sub>DD(DC1RAM)</sub> | DCACHE1 SRAM static consumption (DC1RAMPDS = 1 versus DC1RAMPDS = 0) | 0.0 | 0.1 | 0.3 | 0.4 | 1.3 | 0.2 | 0.3 | 1.0 | 1.4 | 4.0 | | | I <sub>DD(DMA2DRAM)</sub> | DMA2D SRAM static consumption (DMA2DRAMPDS = 1 versus DMA2DRAMPDS = 0) | 0.0 | 0.0 | 0.1 | 0.2 | 0.4 | 0.1 | 0.1 | 0.2 | 0.6 | 1.1 | | | I <sub>DD(PRAM)</sub> | FMAC, FDCAN and USB SRAM static consumption (PRAMPDS = 1 versus PRAMPDS = 0) | 0.0 | 0.0 | 0.1 | 0.2 | 0.6 | 0.1 | 0.1 | 0.3 | 0.6 | 1.8 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> SRAM1 total consumption is 3 × $I_{DD(SRAM1\_64KB)}$ . <sup>3.</sup> SRAM2 total consumption is $\rm I_{DD(SRAM2\_8KB)} + I_{DD(SRAM2\_56KB)}$ <sup>4.</sup> SRAM3 total consumption is 8 × $I_{DD(SRAM3\_64KB)}$ . # Table 60. Current consumption during wake-up from Stop 2 mode on SMPS | Symbol | Parameter | Conditions | | Тур | Unit | |--------------------------------------|------------------------------------------------------------|-----------------------------|---------------------|------|-------| | Symbol | Falametei | - | V <sub>DD</sub> (V) | 25°C | Oilit | | | | Wake-up clock is MSI 24 MHz | | 30 | | | Q <sub>DD(wake-up from Stop 2)</sub> | Electrical charge consumed during wake-up from Stop 2 mode | Wake-up clock is HSI 16 MHz | 3.0 | 30 | nAs | | | | Wake-up clock is MSI 1 MHz | | 70 | | # Table 61. Current consumption in Stop 3 mode on LDO | Symbol | Parameter | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |-------------|-----------------------------------------------------|---------------------|-------|------|-------|-------|-------|------|-------|--------------------|-------|--------|-------| | Symbol | Farameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Oilit | | | | 1.8 | 5.15 | 14.5 | 49.0 | 110 | 240 | 19.0 | 44.0 | 150.0 | 330.0 | 710.0 | | | | Supply current in Stop 3 mode, | 2.4 | 5.15 | 15.0 | 49.5 | 110 | 240 | 19.0 | 45.0 | 150.0 | 330.0 | 710.0 | | | | RTC disabled,<br>8-Kbyte SRAM2 + ICACHE<br>retained | 3.0 | 5.60 | 15.0 | 50.5 | 110 | 245 | 20.0 | 45.0 | 150.0 | 330.0 | 720.0 | | | | | 3.3 | 5.30 | 15.5 | 51.5 | 115 | 250 | 19.0 | 46.0 | 160.0 | 340.0 | 740.0 | | | | | 3.6 | 6.80 | 17.0 | 54.0 | 115 | 255 | 24.0 | 50.0 | 160.0 | 340.0 | 750.0 | ] | | IDD(Stop 3) | | 1.8 | 12.00 | 35.5 | 125.0 | 290 | 665 | 44.0 | 110.0 | 380.0 | 870.0 | 2000.0 | μA | | | Supply current in Stop 3 mode, | 2.4 | 12.00 | 36.0 | 125.0 | 295 | 670 | 44.0 | 110.0 | 380.0 | 890.0 | 2000.0 | | | | RTC disabled, | 3.0 | 13.00 | 36.5 | 130.0 | 300 | 675 | 47.0 | 110.0 | 390.0 | 900.0 | 2100.0 | | | | all SRAMs retained | 3.3 | 14.50 | 37.0 | 130.0 | 300 | 685 | 52.0 | 120.0 | 390.0 | 900.0 | 2100.0 | | | | | 3.6 | 14.50 | 39.0 | 135.0 | 305 | 695 | 52.0 | 120.0 | 410.0 | 910.0 | 2100.0 | | Electrical characteristics Table 61. Current consumption in Stop 3 mode on LDO (continued) | Cumbal | Doromotor | Conditions | | | Тур | | <u> </u> | | <u> </u> | Max <sup>(1)</sup> | | | Unit | |------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|-------|----------|------|----------|--------------------|-------|-------|------| | Symbol | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | 1.8 | 5.45 | 15.0 | 49.5 | 110 | 240 | 20.0 | 45.0 | 150.0 | 330.0 | 710.0 | | | | Supply current in Stop 3 mode, | 2.4 | 5.55 | 15.0 | 50.0 | 110 | 240 | 20.0 | 45.0 | 150.0 | 330.0 | 710.0 | | | | RTC <sup>(2)</sup> clocked by LSI 32 kHz,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 6.05 | 15.5 | 51.0 | 110 | 245 | 22.0 | 46.0 | 160.0 | 330.0 | 720.0 | | | | retained | 3.3 | 5.80 | 16.0 | 52.0 | 115 | 250 | 21.0 | 48.0 | 160.0 | 340.0 | 740.0 | | | | | 3.6 | 7.35 | 18.0 | 54.5 | 120 | 255 | 26.0 | 53.0 | 160.0 | 360.0 | 750.0 | | | | | 1.8 | 5.25 | 15.0 | 49.5 | 110 | 240 | 19.0 | 45.0 | 150.0 | 330.0 | 710.0 | | | | Supply current in Stop 3 mode,<br>RTC <sup>(2)</sup> clocked by LSI 250 Hz,<br>8-Kbyte SRAM2 + ICACHE<br>retained | 2.4 | 5.30 | 15.0 | 49.5 | 110 | 240 | 19.0 | 45.0 | 150.0 | 330.0 | 710.0 | | | | | 3.0 | 5.75 | 15.0 | 50.5 | 110 | 245 | 21.0 | 45.0 | 150.0 | 330.0 | 720.0 | | | | | 3.3 | 5.40 | 16.0 | 52.0 | 115 | 250 | 19.0 | 48.0 | 160.0 | 340.0 | 740.0 | | | I <sub>DD(Stop 3</sub> | | 3.6 | 6.95 | 17.5 | 54.5 | 115 | 255 | 25.0 | 51.0 | 160.0 | 340.0 | 750.0 | | | with RTC) | | 1.8 | 5.35 | 15.0 | 49.5 | 110 | 240 | 20.0 | 45.0 | 150.0 | 330.0 | 710.0 | μA | | | Supply current in Stop 3 mode, RTC <sup>(2)</sup> clocked by LSE | 2.4 | 5.40 | 15.0 | 49.5 | 110 | 240 | 20.0 | 45.0 | 150.0 | 330.0 | 710.0 | | | | bypassed at 32768 Hz, | 3.0 | 5.90 | 15.5 | 50.5 | 110 | 245 | 21.0 | 46.0 | 150.0 | 330.0 | 720.0 | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 5.55 | 16.0 | 52.0 | 115 | 250 | 20.0 | 48.0 | 160.0 | 340.0 | 740.0 | | | | retained | 3.6 | 7.20 | 17.5 | 54.5 | 115 | 255 | 25.0 | 51.0 | 160.0 | 340.0 | 750.0 | | | | | 1.8 | 5.45 | 15.0 | 48.5 | 105 | 230 | - | - | - | - | - | | | | Supply current in Stop 3 mode, RTC <sup>(2)</sup> clocked by LSE quartz in | 2.4 | 5.55 | 15.0 | 49.0 | 110 | 235 | - | - | - | - | - | | | | low-drive mode, | 3.0 | 6.05 | 15.5 | 50.5 | 110 | 240 | - | - | - | - | - | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 6.65 | 16.0 | 51.5 | 110 | 245 | - | - | - | - | - | | | | Totali od | 3.6 | 7.30 | 17.5 | 54.0 | 115 | 250 | - | - | - | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> RTC with default configuration but LPCAL = 1 in RTC\_CALR. Table 62. SRAM static power consumption in Stop 3 when supplied by LDO | Symbol | Dovementor | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |--------------------------------------------|----------------------------------------------------------------------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | I <sub>DD(SRAM1_64kB)</sub> <sup>(2)</sup> | SRAM1 64-Kbyte page x static consumption (SRAM1PDSx = 1 versus SRAM1PDSx = 0) | 0.7 | 1.8 | 6.4 | 15.3 | 35.6 | 2.7 | 5.3 | 20.0 | 46.0 | 110.0 | | | I <sub>DD(SRAM2_8KB)</sub> <sup>(3)</sup> | SRAM2 8-Kbyte page 1 static consumption (SRAM2PDS1 = 1 versus SRAM2PDS1 = 0) | 0.2 | 0.7 | 2.4 | 5.8 | 12.8 | 1.0 | 2.1 | 7.1 | 18.0 | 39.0 | | | I <sub>DD(SRAM2_56KB)</sub> (3) | SRAM2 56-Kbyte page 2 static consumption<br>(SRAM2PDS2 = 1 versus SRAM2PDS2 = 0) | 0.9 | 2.2 | 7.8 | 18.5 | 41.7 | 3.2 | 6.5 | 24.0 | 56.0 | 130.0 | | | I <sub>DD(SRAM3_64kB)</sub> <sup>(4)</sup> | SRAM3 64-Kbyte page x static consumption (SRAM3PDSx = 1 versus SRAM3PDSx = 0) | 0.7 | 1.7 | 6.1 | 14.8 | 34.2 | 2.6 | 5.2 | 19.0 | 45.0 | 110.0 | | | I <sub>DD(SRAM4)</sub> | SRAM4 static consumption (SRAM4PDS = 1 versus SRAM4PDS = 0) | 0.2 | 0.5 | 1.7 | 4.0 | 8.9 | 0.8 | 1.5 | 5.1 | 12.0 | 27.0 | | | I <sub>DD(ICRAM)</sub> | ICACHE SRAM static consumption (ICRAMPDS = 1 versus ICRAMPDS = 0) | 0.0 | 0.3 | 1.3 | 2.9 | 6.3 | 0.0 | 1.1 | 3.9 | 8.9 | 19.0 | μA | | I <sub>DD(DC1RAM)</sub> | DCACHE1 SRAM static consumption (DC1RAMPDS = 1 versus DC1RAMPDS = 0) | 0.0 | 0.0 | 0.0 | 0.3 | 1.2 | 0.0 | 0.0 | 0.0 | 1.0 | 3.7 | | | I <sub>DD(DMA2DRAM)</sub> | DMA2D SRAM static consumption (DMA2DRAMPDS = 1 versus DMA2DRAMPDS = 0) | 0.0 | 0.1 | 0.3 | 0.6 | 1.1 | 0.2 | 0.2 | 1.0 | 1.9 | 3.4 | | | I <sub>DD(PRAM)</sub> | FMAC, FDCAN and USB SRAM static consumption (PRAMPDS = 1 versus PRAMPDS = 0) | 0.1 | 0.1 | 0.4 | 0.8 | 1.5 | 0.2 | 0.3 | 1.3 | 2.3 | 4.6 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> SRAM1 total consumption is 3 × $I_{DD(SRAM1\_64KB)}$ . <sup>3.</sup> SRAM2 total consumption is $I_{DD(SRAM2\_8KB)} + I_{DD(SRAM2\_56KB)}$ . <sup>4.</sup> SRAM3 total consumption is 8 × $I_{DD(SRAM3_64KB)}$ . Table 63. Current consumption during wake-up from Stop 3 mode on LDO | Symbol | Parameter | Conditions | | Typ <sup>(1)</sup> | Unit | |--------------------------------------|------------------------------------------------------------|-----------------------------|---------------------|--------------------|-------| | Symbol | Falametei | - | V <sub>DD</sub> (V) | 25°C | Oille | | | | Wake-up clock is MSI 24 MHz | | 430 | | | Q <sub>DD(wake-up from Stop 3)</sub> | Electrical charge consumed during wake-up from Stop 3 mode | Wake-up clock is HSI 16 MHz | 3.0 | 410 | nAs | | | | Wake-up clock is MSI 1 MHz | | 610 | | <sup>1.</sup> Evaluated by characterization in worse case condition ( $V_{CAP} = 0.7 \text{ V}$ before wake-up). Table 64. Current consumption in Stop 3 mode on SMPS | Cumbal | Parameter | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |--------------------------|-----------------------------------------------------|---------------------|------|-------|------|-------|-------|------|------|--------------------|-------|--------|-------| | Symbol | Farameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Oilit | | | | 1.8 | 2.10 | 6.55 | 22.5 | 50.5 | 115.0 | 7.4 | 20.0 | 66.0 | 150.0 | 340.0 | | | | Supply current in Stop 3 mode, | 2.4 | 1.85 | 5.95 | 20.5 | 46.5 | 110.0 | 6.5 | 18.0 | 60.0 | 140.0 | 320.0 | | | | RTC disabled,<br>8-Kbyte SRAM2 + ICACHE<br>retained | 3.0 | 1.70 | 5.30 | 18.5 | 42.0 | 98.5 | 5.9 | 16.0 | 54.0 | 130.0 | 280.0 | | | | | 3.3 | 1.80 | 5.55 | 18.5 | 41.5 | 97.0 | 6.1 | 16.0 | 53.0 | 120.0 | 280.0 | | | | | 3.6 | 2.65 | 6.55 | 19.5 | 42.5 | 98.0 | 8.6 | 19.0 | 55.0 | 120.0 | 280.0 | uA | | I <sub>DD</sub> (Stop 3) | | 1.8 | 5.20 | 15.50 | 55.0 | 130.0 | 355.0 | 19.0 | 47.0 | 170.0 | 390.0 | 1100.0 | μΑ | | | Supply current in Stop 3 mode, | 2.4 | 4.55 | 14.00 | 50.0 | 115.0 | 275.0 | 17.0 | 42.0 | 150.0 | 350.0 | 820.0 | | | | RTC disabled, | 3.0 | 3.90 | 12.00 | 42.5 | 100.0 | 235.0 | 14.0 | 36.0 | 130.0 | 300.0 | 690.0 | | | | all SRAMs retained | 3.3 | 3.65 | 11.50 | 40.5 | 95.0 | 225.0 | 13.0 | 34.0 | 120.0 | 280.0 | 660.0 | | | | | 3.6 | 4.50 | 12.00 | 40.5 | 92.5 | 215.0 | 16.0 | 35.0 | 120.0 | 270.0 | 630.0 | | Table 64. Current consumption in Stop 3 mode on SMPS (continued) | Comple of | Downworton | Conditions | | | Тур | | | | | Max <sup>(1)</sup> | | | 11:4 | |------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | 1.8 | 2.40 | 6.85 | 22.5 | 51.0 | 120.0 | 8.5 | 21.0 | 66.0 | 150.0 | 350.0 | | | | Supply current in Stop 3 mode, | 2.4 | 2.25 | 6.30 | 21.0 | 47.0 | 110.0 | 8.0 | 19.0 | 62.0 | 140.0 | 320.0 | | | | RTC <sup>(2)</sup> clocked by LSI 32 kHz,<br>8-Kbyte SRAM2 + ICACHE | 3.0 | 2.15 | 5.80 | 19.0 | 42.5 | 99.0 | 7.5 | 17.0 | 55.0 | 130.0 | 290.0 | | | | retained | 3.3 | 2.30 | 6.05 | 19.0 | 42.0 | 97.5 | 7.9 | 18.0 | 55.0 | 120.0 | 280.0 | | | | | 3.6 | 3.20 | 7.10 | 20.0 | 43.0 | 98.5 | 11.0 | 20.0 | 56.0 | 130.0 | 280.0 | | | | | 1.8 | 2.20 | 6.70 | 22.5 | 50.5 | 115.0 | 7.8 | 20.0 | 66.0 | 150.0 | 340.0 | | | | Supply current in Stop 3 mode,<br>RTC <sup>(2)</sup> clocked by LSI 250 Hz,<br>8-Kbyte SRAM2 + ICACHE<br>retained | 2.4 | 2.00 | 6.10 | 20.5 | 47.0 | 110.0 | 7.1 | 18.0 | 60.0 | 140.0 | 320.0 | | | | | 3.0 | 1.85 | 5.45 | 18.5 | 42.0 | 98.5 | 6.5 | 16.0 | 54.0 | 130.0 | 280.0 | | | | | 3.3 | 1.90 | 5.70 | 18.5 | 41.5 | 97.0 | 6.4 | 17.0 | 53.0 | 120.0 | 280.0 | | | I <sub>DD(Stop 3</sub> | | 3.6 | 2.80 | 6.70 | 20.0 | 42.5 | 98.0 | 9.2 | 19.0 | 56.0 | 120.0 | 280.0 | | | with RTC) | | 1.8 | 2.30 | 6.80 | 22.5 | 51.0 | 120.0 | 8.2 | 21.0 | 66.0 | 150.0 | 350.0 | μA | | | Supply current in Stop 3 mode, RTC <sup>(2)</sup> clocked by LSE bypassed | 2.4 | 2.10 | 6.20 | 21.0 | 47.0 | 110.0 | 7.4 | 19.0 | 62.0 | 140.0 | 320.0 | | | | at 32768 Hz, | 3.0 | 2.00 | 5.60 | 18.5 | 42.0 | 99.0 | 7.0 | 17.0 | 54.0 | 130.0 | 290.0 | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 2.05 | 5.85 | 18.5 | 42.0 | 97.5 | 7.0 | 17.0 | 53.0 | 120.0 | 280.0 | | | | Totalilo | 3.6 | 3.00 | 6.90 | 20.0 | 43.0 | 98.5 | 9.9 | 20.0 | 56.0 | 130.0 | 280.0 | | | | | 1.8 | 2.45 | 6.90 | 22.5 | 50.0 | 115.0 | - | - | - | - | - | | | | Supply current in Stop 3 mode, RTC <sup>(2)</sup> clocked by LSE quartz in | 2.4 | 2.25 | 6.35 | 21.0 | 46.5 | 105.0 | - | - | - | - | - | | | | low-drive mode, | 3.0 | 2.15 | 5.80 | 18.5 | 42.0 | 96.0 | - | - | - | - | - | | | | 8-Kbyte SRAM2 + ICACHE retained | 3.3 | 2.35 | 6.05 | 18.5 | 41.5 | 95.0 | - | - | - | - | - | | | | Totaliou | 3.6 | 3.15 | 7.05 | 20.0 | 42.5 | 96.0 | - | - | - | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> RTC with default configuration but LPCAL = 1 in RTC\_CALR. Table 65. SRAM static power consumption in Stop 3 when supplied by SMPS | Course had | Bourseston. | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |--------------------------------------------|----------------------------------------------------------------------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | I <sub>DD(SRAM1_64kB)</sub> <sup>(2)</sup> | SRAM1 64-Kbyte page x static consumption (SRAM1PDSx = 1 versus SRAM1PDSx = 0) | 0.2 | 0.6 | 2.2 | 5.4 | 12.6 | 0.7 | 2.0 | 8.0 | 17.0 | 38.0 | | | I <sub>DD(SRAM2_8KB)</sub> <sup>(3)</sup> | SRAM2 8-Kbyte page 1 static consumption (SRAM2PDS1 = 1 versus SRAM2PDS1 = 0) | 0.1 | 0.2 | 0.8 | 2.0 | 4.6 | 0.2 | 1.0 | 2.5 | 5.9 | 14.0 | | | I <sub>DD(SRAM2_56KB)</sub> (3) | SRAM2 56-Kbyte page 2 static consumption<br>(SRAM2PDS2 = 1 versus SRAM2PDS2 = 0) | 0.2 | 0.7 | 2.7 | 6.4 | 14.8 | 1.0 | 3.0 | 8.0 | 20.0 | 45.0 | | | I <sub>DD(SRAM3_64kB)</sub> (4) | SRAM3 64-Kbyte page x static consumption (SRAM3PDSx = 1 versus SRAM3PDSx = 0) | 0.2 | 0.6 | 2.1 | 5.0 | 12.0 | 1.0 | 2.0 | 6.3 | 16.0 | 36.0 | | | I <sub>DD(SRAM4)</sub> | SRAM4 static consumption<br>(SRAM4PDS = 1 versus SRAM4PDS = 0) | 0.0 | 0.1 | 0.6 | 1.4 | 3.0 | 0.5 | 1.0 | 2.0 | 4.1 | 8.9 | | | I <sub>DD(ICRAM)</sub> | ICACHE SRAM static consumption (ICRAMPDS = 1 versus ICRAMPDS = 0) | 0.0 | 0.1 | 0.4 | 1.0 | 2.0 | 0.1 | 1.0 | 2.0 | 3.0 | 6.1 | μA | | I <sub>DD(DC1RAM)</sub> | DCACHE1 SRAM static consumption (DC1RAMPDS = 1 versus DC1RAMPDS = 0) | 0.0 | 0.1 | 0.2 | 0.5 | 0.9 | 1.2 | 1.0 | 1.0 | 1.5 | 2.6 | | | I <sub>DD(DMA2DRAM)</sub> | DMA2D SRAM static consumption (DMA2DRAMPDS = 1 versus DMA2DRAMPDS = 0) | 0.0 | 0.0 | 0.0 | 0.1 | 0.1 | 0.4 | 0.1 | 0.1 | 0.4 | 0.4 | | | I <sub>DD(PRAM)</sub> | FMAC, FDCAN and USB SRAM static consumption (PRAMPDS = 1 versus PRAMPDS = 0) | 0.0 | 0.0 | 0.1 | 0.2 | 0.3 | 0.0 | 0.1 | 1.0 | 0.7 | 0.8 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> SRAM1 total consumption is 3 × $I_{DD(SRAM1\_64KB)}$ . <sup>3.</sup> SRAM2 total consumption is $I_{DD(SRAM2\_8KB)} + I_{DD(SRAM2\_56KB)}$ . <sup>4.</sup> SRAM3 total consumption is 8 × $I_{DD(SRAM3\_64KB)}$ . Table 66. Current consumption during wake-up from Stop 3 mode on SMPS | Symbol | Parameter | Conditions | | Typ <sup>(1)</sup> | Unit | |--------------------------------------|------------------------------------------------------------|-----------------------------|---------------------|--------------------|-------| | Symbol | Falametei | - | V <sub>DD</sub> (V) | 25°C | Oille | | | | Wake-up clock is MSI 24 MHz | | 160 | | | Q <sub>DD(wake-up from Stop 3)</sub> | Electrical charge consumed during wake-up from Stop 3 mode | Wake-up clock is HSI 16 MHz | 3.0 | 150 | nAs | | | | Wake-up clock is MSI 1 MHz | | 250 | | <sup>1.</sup> Evaluated by characterization in worse case condition ( $V_{DD11} = 0.7 \text{ V}$ before wake-up). **Electrical characteristics** Table 67. Current consumption in Standby mode | Symbol | Parameter | Conditio | ns | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | | |---------------------------|--------------------------------------|--------------------------|---------------------|------|------|-------|-------|-------|-------|-------|--------------------|-------|-------|-------|--| | Symbol | Parameter | - | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | 1.8 | 0.21 | 0.71 | 3.30 | 9.10 | 28.40 | 0.55 | 1.70 | 7.40 | 20.00 | 58.00 | | | | | | NI- IM/DO | 2.4 | 0.21 | 0.74 | 3.47 | 9.54 | 29.70 | 0.58 | 1.80 | 7.90 | 22.00 | 61.00 | | | | | | No IWDG<br>ULPMEN = 1 | 3.0 | 0.36 | 1.08 | 4.41 | 11.50 | 34.20 | 1.10 | 2.70 | 11.00 | 27.00 | 73.00 | | | | | | | 3.3 | 0.64 | 1.69 | 5.68 | 13.70 | 38.40 | 2.00 | 4.20 | 14.00 | 32.00 | 83.00 | | | | | | | 3.6 | 1.51 | 3.04 | 8.07 | 17.40 | 44.20 | 4.80 | 7.70 | 20.00 | 41.00 | 98.00 | | | | | | | 1.8 | 0.28 | 0.76 | 3.28 | 8.95 | 27.70 | 0.63 | 1.70 | 7.40 | 20.00 | 57.00 | | | | | | No IWDG | No IMDC | 2.4 | 0.29 | 0.83 | 3.52 | 9.46 | 29.10 | 0.67 | 1.90 | 7.90 | 22.00 | 61.00 | | | | ULPMEN = 0 | 3.0 | 0.43 | 1.16 | 4.43 | 11.40 | 33.40 | 1.10 | 2.80 | 11.00 | 27.00 | 72.00 | | | | | | Supply current in | OLPMEN = 0 | 3.3 | 0.75 | 1.75 | 5.68 | 13.60 | 37.40 | 2.20 | 4.30 | 14.00 | 32.00 | 82.00 | | | | l== | Standby mode (backup | | 3.6 | 1.58 | 3.10 | 8.07 | 17.20 | 43.30 | 4.90 | 7.70 | 20.00 | 41.00 | 97.00 | μA | | | I <sub>DD</sub> (Standby) | registers retained),<br>RTC disabled | | 1.8 | 0.52 | 1.03 | 3.55 | 9.04 | 26.57 | 0.79 | 1.90 | 7.20 | 19.00 | 57.00 | μΛ | | | | KTC disabled | with IWDG | 2.4 | 0.64 | 1.18 | 3.81 | 9.51 | 27.47 | 0.93 | 2.10 | 7.80 | 20.00 | 61.00 | | | | | | clocked by<br>LSI 32 kHz | 3.0 | 0.87 | 1.62 | 4.81 | 11.48 | 31.63 | 1.50 | 3.10 | 11.00 | 25.00 | 72.00 | | | | | | ULPMEN = 0 | 3.3 | 1.23 | 2.26 | 6.12 | 13.68 | 35.58 | 2.60 | 4.60 | 14.00 | 30.00 | 83.00 | | | | | | | 3.6 | 2.13 | 3.67 | 8.55 | 17.34 | 41.46 | 5.30 | 8.10 | 20.00 | 39.00 | 97.00 | | | | | | | 1.8 | 0.38 | 0.88 | 3.44 | 9.15 | 28.00 | 0.77 | 1.90 | 7.60 | 21.00 | 57.00 | | | | | | with IWDG | 2.4 | 0.40 | 0.94 | 3.63 | 9.58 | 29.20 | 0.79 | 2.00 | 8.00 | 22.00 | 61.00 | | | | | | clocked by<br>LSI 250 Hz | 3.0 | 0.55 | 1.28 | 4.55 | 11.50 | 33.50 | 1.30 | 2.90 | 11.00 | 27.00 | 72.00 | | | | | | ULPMEN = 0 | 3.3 | 0.87 | 1.90 | 5.83 | 13.70 | 37.50 | 2.30 | 4.40 | 14.00 | 32.00 | 82.00 | | | | | | | 3.6 | 1.71 | 3.26 | 8.22 | 17.30 | 43.30 | 5.10 | 7.90 | 20.00 | 41.00 | 97.00 | | | Table 67. Current consumption in Standby mode (continued) | Cumbal | Parameter | Conditio | ns | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |------------------------------|-------------------------------------|-----------------------------------------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | - | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | 1.8 | 0.56 | 1.05 | 3.60 | 9.29 | 28.10 | 0.81 | 1.90 | 7.50 | 20.00 | 57.00 | | | | | RTC <sup>(2)</sup> clocked | 2.4 | 0.64 | 1.18 | 3.88 | 9.82 | 29.40 | 0.93 | 2.20 | 8.20 | 22.00 | 61.00 | | | | | by LSI 32 kHz,<br>no IWDG <sup>(3)</sup> | 3.0 | 0.88 | 1.61 | 4.88 | 11.80 | 33.80 | 1.50 | 3.20 | 11.00 | 27.00 | 72.00 | | | | | ULPMEN = 0 | 3.3 | 1.25 | 2.26 | 6.19 | 14.10 | 37.80 | 2.60 | 4.70 | 14.00 | 33.00 | 83.00 | | | | | | 3.6 | 2.13 | 3.67 | 8.63 | 17.70 | 43.70 | 5.30 | 8.20 | 20.00 | 42.00 | 97.00 | | | | | | 1.8 | 0.39 | 0.88 | 3.44 | 9.14 | 28.00 | 0.77 | 1.90 | 7.60 | 21.00 | 57.00 | | | | | RTC <sup>(2)</sup> clocked<br>by LSI 250 Hz,<br>no IWDG<br>ULPMEN = 0 | 2.4 | 0.40 | 0.94 | 3.63 | 9.58 | 29.20 | 0.79 | 2.00 | 8.00 | 22.00 | 61.00 | | | | | | 3.0 | 0.56 | 1.29 | 4.56 | 11.50 | 33.40 | 1.30 | 2.90 | 11.00 | 27.00 | 72.00 | | | | Supply current in | | 3.3 | 0.89 | 1.90 | 5.83 | 13.70 | 37.50 | 2.30 | 4.40 | 14.00 | 32.00 | 82.00 | | | I <sub>DD(Standby with</sub> | Standby mode (backup | | 3.6 | 1.73 | 3.27 | 8.23 | 17.30 | 43.30 | 5.10 | 7.90 | 20.00 | 41.00 | 97.00 | μΑ | | RTC) | registers retained),<br>RTC enabled | (2) | 1.8 | 0.47 | 0.96 | 3.51 | 9.22 | 28.10 | 0.95 | 2.10 | 7.70 | 21.00 | 57.00 | μΑ | | | RTC enabled | RTC <sup>(2)</sup> clocked<br>by LSE | 2.4 | 0.50 | 1.04 | 3.75 | 9.72 | 29.40 | 1.10 | 2.30 | 8.30 | 22.00 | 61.00 | | | | | bypassed at | 3.0 | 0.69 | 1.42 | 4.71 | 11.70 | 33.80 | 1.60 | 3.30 | 11.00 | 27.00 | 73.00 | | | | | 32768 Hz<br>ULPMEN = 0 | 3.3 | 1.04 | 2.06 | 6.00 | 13.90 | 37.80 | 2.70 | 4.80 | 15.00 | 33.00 | 83.00 | | | | | | 3.6 | 1.91 | 3.46 | 8.43 | 17.60 | 43.70 | 5.50 | 8.30 | 21.00 | 42.00 | 98.00 | | | | | <b>5 6 (2) 1 1 1 1</b> | 1.8 | 0.56 | 1.07 | 3.61 | 9.25 | 27.30 | - | - | - | - | - | | | | l b | RTC <sup>(2)</sup> clocked<br>by LSE quartz | 2.4 | 0.59 | 1.15 | 3.83 | 9.70 | 28.30 | - | - | - | - | - | | | | | in low-drive | 3.0 | 0.75 | 1.50 | 4.77 | 11.60 | 32.60 | 1 | - | - | - | - | | | | | mode<br>ULPMEN = 0 | 3.3 | 1.07 | 2.11 | 6.04 | 13.80 | 36.60 | 1 | - | - | - | - | | | | | | 3.6 | 1.91 | 3.47 | 8.43 | 17.50 | 42.40 | - | - | - | - | - | | Table 67. Current consumption in Standby mode (continued) | Symbol | Parameter | Conditio | ns | | | Тур | | | | | Max <sup>(1)</sup> | | | Unit | |------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------|---------------------|------|------|-------|-------|-------|------|-------|--------------------|-------|--------|-------| | Symbol | raiailletei | - | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Oilit | | | | DTO(2) | 1.8 | 0.53 | 1.07 | 3.65 | 9.55 | 29.30 | - | - | - | - | - | | | | Supply current in | RTC <sup>(2)</sup> clocked<br>by LSE quartz | 2.4 | 0.56 | 1.13 | 3.90 | 10.10 | 30.10 | - | - | - | - | - | | | I <sub>DD</sub> (Standby with RTC) | Standby mode (backup registers retained), | in low-drive | 3.0 | 0.71 | 1.47 | 4.85 | 12.45 | 35.30 | - | - | - | - | - | | | KIC) | RTC enabled | mode<br>ULPMEN = 1 | 3.3 | 1.07 | 2.06 | 6.10 | 14.55 | 39.00 | - | - | - | - | - | | | | | | 3.6 | 1.86 | 3.50 | 8.60 | 17.90 | 45.50 | - | - | - | - | - | | | | | | 1.8 | 0.13 | 0.22 | 0.53 | 1.15 | 2.50 | 0.47 | 0.66 | 1.60 | 3.50 | 7.50 | | | | Supply current to be | | 2.4 | 0.12 | 0.19 | 0.47 | 1.04 | 2.30 | 0.45 | 0.56 | 1.50 | 3.20 | 6.90 | | | I <sub>DD(BKPSRAM)</sub> | added in Standby mode<br>when backup SRAM is<br>retained | - | 3.0 | 0.13 | 0.19 | 0.47 | 1.00 | 2.30 | 0.47 | 0.58 | 1.50 | 3.00 | 7.00 | | | | | | 3.3 | 0.09 | 0.20 | 0.48 | 1.00 | 2.40 | 0.31 | 0.60 | 1.50 | 3.00 | 7.20 | | | | | | 3.6 | 0.10 | 0.20 | 0.48 | 1.00 | 2.20 | 0.37 | 0.60 | 1.50 | 3.00 | 6.70 | | | | | | 1.8 | 1.62 | 4.09 | 11.92 | 25.75 | 55.60 | 5.90 | 13.00 | 36.00 | 78.00 | 170.00 | μA | | | Supply current to be | | 2.4 | 1.62 | 4.05 | 11.88 | 25.74 | 55.60 | 5.90 | 13.00 | 36.00 | 78.00 | 170.00 | | | I <sub>DD(SRAM2)</sub> | added in Standby mode when full SRAM2 and | | 3.0 | 1.64 | 4.02 | 11.87 | 25.80 | 55.70 | 6.00 | 13.00 | 36.00 | 78.00 | 170.00 | | | | BKPSRAM are retained | | 3.3 | 1.65 | 4.02 | 11.82 | 25.70 | 55.70 | 6.00 | 13.00 | 36.00 | 78.00 | 170.00 | | | | | LDO | 3.6 | 1.68 | 3.99 | 11.73 | 25.50 | 55.20 | 6.10 | 12.00 | 36.00 | 77.00 | 170.00 | | | | | LDO | 1.8 | 0.58 | 1.41 | 4.02 | 8.55 | 18.20 | 2.10 | 4.30 | 13.00 | 26.00 | 55.00 | | | I <sub>DD(SRAM2 8K)</sub> | Supply current to be added in Standby mode | | 2.4 | 0.63 | 1.37 | 3.95 | 8.44 | 17.90 | 2.30 | 4.10 | 12.00 | 26.00 | 54.00 | | | | added in Standby mode<br>when SRAM2 8-Kbyte<br>page 1 and BKPSRAM<br>are retained | 3.0 | 0.63 | 1.36 | 3.93 | 8.40 | 17.90 | 2.30 | 4.10 | 12.00 | 26.00 | 54.00 | | | | | | | 3.3 | 0.60 | 1.35 | 3.90 | 8.30 | 17.80 | 2.20 | 4.10 | 12.00 | 25.00 | 54.00 | | | | | | 3.6 | 0.69 | 1.35 | 3.73 | 8.10 | 17.30 | 2.50 | 4.10 | 12.00 | 25.00 | 52.00 | | **Table 67. Current consumption in Standby mode (continued)** | Cumbal | Parameter | Conditions | | | | Тур | | | Max <sup>(1)</sup> | | | | | | | | |---------------------------|----------------------------------------------------------------------|--------------------------------------------|--------------------------------------------|------|------|------|-------|-------|--------------------|------|-------|-------|-------|-------|-------|--| | Symbol | Parameter | - | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | | | 1.8 | 0.97 | 2.23 | 6.55 | 14.25 | 31.40 | 3.50 | 6.70 | 20.00 | 43.00 | 95.00 | | | | | | Supply current to be | | 2.4 | 0.63 | 1.48 | 4.40 | 9.44 | 19.50 | 2.30 | 4.50 | 14.00 | 29.00 | 59.00 | | | | | I <sub>DD(SRAM2)</sub> | added in Standby mode<br>when full SRAM2 and<br>BKPSRAM are retained | | 3.0 | 0.67 | 1.51 | 4.50 | 9.90 | 21.60 | 2.50 | 4.60 | 14.00 | 30.00 | 65.00 | | | | | | | | 3.3 | 0.56 | 1.35 | 4.05 | 8.90 | 19.60 | 2.10 | 4.10 | 13.00 | 27.00 | 59.00 | | | | | | | | 3.6 | 0.55 | 1.19 | 3.53 | 7.80 | 17.40 | 2.00 | 3.60 | 11.00 | 24.00 | 53.00 | μA | | | | | | | 1.8 | 0.34 | 0.78 | 2.21 | 4.75 | 10.40 | 1.30 | 2.40 | 6.70 | 15.00 | 32.00 | μΑ | | | | | | Supply current to be added in Standby mode | Supply current to be added in Standby mode | | 2.4 | 0.24 | 0.52 | 1.45 | 3.04 | 6.80 | 0.85 | 1.60 | 4.40 | 9.20 | 21.00 | | | I <sub>DD(SRAM2_8K)</sub> | when SRAM2 8-Kbyte | | 3.0 | 0.25 | 0.50 | 1.45 | 3.10 | 6.80 | 0.89 | 1.50 | 4.40 | 9.30 | 21.00 | | | | | | page 1 and BKPSRAM are retained | | 3.3 | 0.17 | 0.42 | 1.23 | 2.70 | 6.00 | 0.63 | 1.30 | 3.70 | 8.10 | 18.00 | | | | | 6 | are retained | | | 3.6 | 0.18 | 0.33 | 0.86 | 2.10 | 4.80 | 0.65 | 0.99 | 2.60 | 6.30 | 15.00 | | | - 1. Evaluated by characterization. Not tested in production. - 2. RTC with default configuration but LPCAL = 1 in RTC\_CALR. - 3. Current consumption with IWDG enabled is similar. Table 68. Current consumption during wake-up from Standby mode | Symbol | Parameter | Conditions | | Typ <sup>(1)</sup> | Unit | |----------------------------------------|------------------------------------------------|----------------------------|---------------------|--------------------|-------| | Symbol | raiametei | - | V <sub>DD</sub> (V) | 25°C | Offic | | 0 | Electrical charge consumed during wake-up from | Wake-up clock is MSI 4 MHz | 3.0 | 3.2 | μAs | | Q <sub>DD</sub> (wake-up from Standby) | Standby mode | Wake-up clock is MSI 1 MHz | 5.0 | 3.2 | μΑδ | <sup>1.</sup> Evaluated by characterization in worse case condition ( $V_{DD11} / V_{CAP} = 0 \text{ V before wake-up}$ ). | Table 69. Current consun | iption in Shutdown mode | |--------------------------|-------------------------| |--------------------------|-------------------------| | 0 | Damana dam | Condition | s | | | Тур | | | | | Max <sup>(1)</sup> | | | 11!4 | |---------------------------|--------------------------------------------|-----------------------------------------------|---------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|------| | Symbol | Parameter | - | V <sub>DD</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | | 1.8 | 0.16 | 0.62 | 2.65 | 7.05 | 18.50 | 0.49 | 1.60 | 6.70 | 18.00 | 47.00 | | | | Supply current in | | 2.4 | 0.17 | 0.68 | 2.85 | 7.65 | 20.00 | 0.53 | 1.70 | 7.20 | 20.00 | 50.00 | | | I <sub>DD(Shutdown)</sub> | Shutdown mode (backup registers retained), | - | 3.0 | 0.31 | 1.05 | 3.85 | 9.75 | 25.00 | 0.95 | 2.70 | 9.70 | 25.00 | 63.00 | | | | RTC disabled | | 3.3 | 0.64 | 1.65 | 5.15 | 12.00 | 29.00 | 2.00 | 4.20 | 13.00 | 30.00 | 73.00 | | | | | | 3.6 | 1.55 | 3.05 | 7.60 | 15.50 | 35.00 | 4.90 | 7.70 | 19.00 | 39.00 | 88.00 | | | | | RTC <sup>(2)</sup> clocked by LSE bypassed at | 1.8 | 0.33 | 0.80 | 2.85 | 7.25 | 19.00 | 0.67 | 1.80 | 6.90 | 18.00 | 47.00 | | | | | | 2.4 | 0.37 | 0.88 | 3.10 | 7.85 | 20.50 | 0.75 | 2.00 | 7.40 | 20.00 | 51.00 | | | | | | 3.0 | 0.57 | 1.30 | 4.15 | 10.00 | 25.50 | 1.30 | 2.90 | 10.00 | 25.00 | 64.00 | μΑ | | | Supply current in | 32768 Hz | 3.3 | 0.94 | 2.00 | 5.50 | 12.50 | 29.50 | 2.40 | 4.60 | 14.00 | 31.00 | 74.00 | | | I <sub>DD(Shutdown</sub> | Shutdown mode (backup | | 3.6 | 1.90 | 3.45 | 8.00 | 16.00 | 35.50 | 5.20 | 8.10 | 20.00 | 40.00 | 89.00 | | | with RTC) | registers retained), | | 1.8 | 0.48 | 0.97 | 3.10 | 7.70 | 20.00 | - | - | - | - | - | | | I | RTC enabled | RTC <sup>(2)</sup> clocked by | 2.4 | 0.52 | 1.03 | 3.30 | 8.15 | 21.00 | - | - | - | - | - | | | | | LSE quartz in | 3.0 | 0.66 | 1.35 | 4.20 | 10.05 | 25.50 | - | - | - | - | - | | | | | low-drive mode | 3.3 | 0.98 | 2.00 | 5.50 | 12.10 | 29.50 | - | - | - | - | - | | | | | | 3.6 | 1.84 | 3.35 | 7.90 | 16.10 | 35.50 | - | - | - | - | - | | - 1. Evaluated by characterization. Not tested in production. - 2. RTC with default configuration but LPCAL = 1 in RTC\_CALR. Table 70. Current consumption during wake-up from Shutdown mode | Symbol | Parameter | Conditions | | Typ <sup>(1)</sup> | Unit | |-------------------------------------------|--------------------------------------------------------------|----------------------------|---------------------|--------------------|-------| | Symbol | i arameter | - | V <sub>DD</sub> (V) | 25°C | Oilit | | Q <sub>DD(wake-up from</sub><br>Shutdown) | Electrical charge consumed during wake-up from Shutdown mode | Wake-up clock is MSI 4 MHz | 3.0 | 3.4 | μAs | | 0 | <b>D</b> | Condition | าร | | | Тур | | | | | Max <sup>(1)</sup> | | | | |---------------------------|------------------------------------|-----------------------------------------------|----------------------|------|------|------|-------|-------|------|------|--------------------|-------|-------|---| | Symbol | Parameter | - | V <sub>BAT</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | | | | | | 1.8 | 0.12 | 0.27 | 1.00 | 2.60 | 7.70 | 0.36 | 0.67 | 2.50 | 6.50 | 20.00 | Ī | | | Supply current in V <sub>BAT</sub> | | 2.4 | 0.13 | 0.29 | 1.05 | 2.70 | 8.10 | 0.39 | 0.72 | 2.70 | 6.80 | 21.00 | | | $I_{DD(VBAT)}$ | mode (backup registers retained), | - | 3.0 | 0.16 | 0.37 | 1.30 | 3.20 | 9.10 | 0.50 | 0.93 | 3.30 | 8.00 | 23.00 | | | | RTC disabled | | 3.3 | 0.25 | 0.56 | 1.80 | 4.25 | 11.50 | 0.78 | 1.40 | 4.50 | 11.00 | 29.00 | | | | | | 3.6 | 0.46 | 0.89 | 2.35 | 5.00 | 13.00 | 1.50 | 2.30 | 5.90 | 13.00 | 33.00 | | | | | | 1.8 | 0.40 | 0.56 | 1.30 | 2.80 | 7.65 | 0.68 | 0.99 | 2.90 | 6.80 | 20.00 | | | | | RTC <sup>(2)</sup> clocked | 2.4 | 0.48 | 0.65 | 1.45 | 3.05 | 8.30 | 0.78 | 1.20 | 3.10 | 7.20 | 21.00 | | | | | by LSE bypassed | 3.0 | 0.62 | 0.85 | 1.80 | 3.75 | 9.65 | 1.10 | 1.50 | 3.80 | 8.70 | 24.00 | | | | | at 32768 Hz | 3.3 | 0.78 | 1.10 | 2.35 | 4.90 | 12.50 | 1.40 | 2.00 | 5.20 | 12.00 | 30.00 | | | | | | 3.6 | 1.10 | 1.55 | 3.00 | 5.80 | 13.50 | 2.20 | 3.00 | 6.60 | 14.00 | 34.00 | | | | | (2) | 1.8 | 0.31 | 0.47 | 1.20 | 2.70 | 7.55 | 0.89 | 1.30 | 3.10 | 6.90 | 20.00 | | | | Supply current in V <sub>BAT</sub> | RTC <sup>(2)</sup> clocked<br>by LSE bypassed | 2.4 | 0.36 | 0.53 | 1.30 | 2.95 | 8.15 | 1.10 | 1.40 | 3.40 | 7.50 | 21.00 | | | I <sub>DD(VBAT with</sub> | mode (backup registers retained), | at 32768 Hz, | 3.0 | 0.46 | 0.69 | 1.65 | 3.55 | 9.50 | 1.40 | 1.90 | 4.20 | 9.00 | 24.00 | | | KIC) | RTC enabled | LPCAL = 1 in<br>RTC CALR | 3.3 | 0.60 | 0.93 | 2.20 | 4.70 | 12.00 | 1.80 | 2.40 | 5.60 | 12.00 | 31.00 | 1 | | | | | 3.6 | 0.87 | 1.35 | 2.80 | 5.60 | 13.50 | 2.60 | 3.50 | 7.10 | 15.00 | 34.00 | 1 | | | | | 1.8 | 0.54 | 0.71 | 1.45 | 3.05 | 8.35 | - | - | - | - | - | 1 | | | | RTC <sup>(2)</sup> clocked | 2.4 | 0.60 | 0.77 | 1.55 | 3.25 | 8.70 | - | - | - | - | - | | | | | by LSE quartz in | 3.0 | 0.69 | 0.91 | 1.85 | 3.75 | 9.70 | - | - | - | - | - | | | | | low-drive | 3.3 | 0.80 | 1.10 | 2.35 | 4.90 | 12.60 | - | - | - | - | - | 1 | | | | | 3.6 | 1.05 | 1.50 | 2.95 | 5.70 | 13.60 | _ | - | - | - | _ | 1 | | Table 71. Current consumption in V <sub>BAT</sub> mode (con | tinued) | |-------------------------------------------------------------|---------| |-------------------------------------------------------------|---------| | Symbol | Dovometer | Condition | ns | | | Тур | | | Max <sup>(1)</sup> | | | | | | |---------------------------|--------------------------------------|------------------------------------------------|----------------------|------|------|------|-------|-------|--------------------|------|------|-------|-------|------| | Symbol | Parameter | - | V <sub>BAT</sub> (V) | 25°C | 55°C | 85°C | 105°C | 125°C | 30°C | 55°C | 85°C | 105°C | 125°C | Unit | | | | (2) | 1.8 | 0.46 | 0.62 | 1.35 | 3.00 | 8.25 | - | - | - | - | - | | | | Supply current in V <sub>BAT</sub> | RTC <sup>(2)</sup> clocked<br>by LSE quartz in | 2.4 | 0.48 | 0.66 | 1.45 | 3.10 | 8.55 | - | - | - | - | - | • | | I <sub>DD(VBAT with</sub> | mode (backup registers retained). | low-drive mode, | 3.0 | 0.53 | 0.76 | 1.70 | 3.60 | 9.55 | - | - | - | - | - | • | | RIC) | RTC enabled | LPCAL = 1 in<br>RTC CALR | 3.3 | 0.63 | 0.95 | 2.20 | 4.70 | 12.10 | - | - | - | - | - | • | | | | | 3.6 | 0.85 | 1.30 | 2.75 | 5.50 | 13.60 | - | - | - | - | - | | | | | | 1.8 | 0.12 | 0.19 | 0.41 | 0.85 | 1.75 | 0.26 | 0.44 | 1.10 | 2.50 | 5.20 | μA | | | Supply current to be added | | 2.4 | 0.12 | 0.19 | 0.45 | 0.95 | 1.90 | 0.26 | 0.45 | 1.30 | 2.80 | 5.60 | | | I <sub>DD(BKPSRAM)</sub> | in V <sub>BAT</sub> mode when backup | - | 3.0 | 0.12 | 0.20 | 0.50 | 1.05 | 2.40 | 0.28 | 0.49 | 1.40 | 3.10 | 7.10 | • | | | SRAM is retained | | 3.3 | 0.13 | 0.22 | 0.50 | 1.10 | 2.50 | 0.31 | 0.54 | 1.40 | 3.20 | 7.40 | | | | | | 3.6 | 0.14 | 0.22 | 0.50 | 1.20 | 2.50 | 0.36 | 0.55 | 1.40 | 3.50 | 7.40 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> RTC with default configuration except otherwise specified #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up or pull-down generate current consumption when the pin is externally held to the opposite level. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in Section 5.3.15: I/O port characteristics. For the output pins, any internal or external pull-up or pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of the ADC input pins, that must be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the on-chip peripheral current consumption (see *Table 72* for peripheral current consumption in Run mode), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal and external) connected to the pin: $$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$ #### where: - I<sub>SW</sub> is the current sunk by a switching I/O to charge/discharge the capacitive load. - V<sub>DDIOx</sub> is the I/O supply voltage. - f<sub>SW</sub> is the I/O switching frequency. - C is the total capacitance seen by the I/O pin: C = C<sub>INT</sub>+ C<sub>FXT</sub> + C<sub>S</sub>. - C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. ## On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in the table below. The MCU is placed under the following conditions: - All I/O pins are in analog mode. - The given value is calculated by measuring the difference of the current consumptions: - when the peripheral is clocked on - when the peripheral is clocked off - The ambient operating temperature and supply voltage conditions are summarized in *Table 32*. - The power consumption of the digital part of the on-chip peripherals is given in the table below. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet. Table 72. Typical dynamic current consumption of peripherals | | | | | LDO | | | | | SMPS | | | | |----------|---------------------------|--------|--------|--------|--------|------------------|--------|--------|--------|--------|------------------|------| | Bus | Peripheral | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Unit | | | AHB1 | 1.81 | 1.64 | 1.48 | 1.34 | - | 0.87 | 0.74 | 0.61 | 0.48 | - | | | | BKPSRAM | 0.90 | 0.80 | 0.74 | 0.67 | - | 0.44 | 0.37 | 0.31 | 0.24 | - | | | | CORDIC | 0.56 | 0.51 | 0.45 | 0.41 | - | 0.27 | 0.23 | 0.19 | 0.15 | - | | | | CRC | 0.34 | 0.30 | 0.27 | 0.25 | - | 0.17 | 0.14 | 0.12 | 0.09 | - | | | | DCACHE1 | 0.74 | 0.65 | 0.60 | 0.56 | - | 0.36 | 0.31 | 0.25 | 0.19 | - | | | | DMA2D | 1.95 | 1.76 | 1.60 | 1.46 | - | 0.94 | 0.80 | 0.67 | 0.52 | - | | | | FLASH | 2.21 | 2.01 | 1.82 | 1.65 | - | 1.07 | 0.91 | 0.76 | 0.59 | - | | | <u>B</u> | FMAC | 2.24 | 2.03 | 1.84 | 1.68 | - | 1.08 | 0.92 | 0.77 | 0.59 | - | | | AHB1 | GPDMA1 | 3.71 | 3.38 | 3.05 | 2.75 | - | 1.80 | 1.52 | 1.27 | 0.98 | - | | | | GTZC1 | 0.39 | 0.34 | 0.31 | 0.30 | - | 0.18 | 0.16 | 0.13 | 0.10 | - | μA/ | | | ICACHE | 0.76 | 0.68 | 0.63 | 0.57 | - | 0.37 | 0.32 | 0.26 | 0.20 | - | MHz | | | MDF1 | 7.65 | 6.95 | 6.27 | 5.67 | - | 3.69 | 3.12 | 2.61 | 2.01 | - | | | | MDF1 indep <sup>(1)</sup> | 0.84 | 0.76 | 0.68 | 0.63 | - | 0.4 | 0.34 | 0.29 | 0.22 | - | | | | RAMCFG | 1.26 | 1.14 | 1.03 | 0.96 | - | 0.61 | 0.52 | 0.43 | 0.33 | - | | | | SRAM1 | 0.82 | 0.73 | 0.67 | 0.62 | - | 0.40 | 0.34 | 0.28 | 0.22 | - | | | | TSC | 1.11 | 1.00 | 0.91 | 0.83 | - | 0.54 | 0.46 | 0.38 | 0.29 | - | | | | AHB2-1 | 2.08 | 1.88 | 1.71 | 1.54 | - | 1.00 | 0.85 | 0.71 | 0.55 | - | | | 2-1 | ADC1 | 2.01 | 1.84 | 1.65 | 1.52 | - | 0.97 | 0.82 | 0.69 | 0.53 | - | | | AHB2-1 | ADC1 indep <sup>(1)</sup> | 1.43 | 1.30 | 1.17 | 1.06 | - | 0.69 | 0.58 | 0.48 | 0.37 | - | | Table 72. Typical dynamic current consumption of peripherals (continued) | | , , , , , , , , , , , , , , , , , , , | | | LDO | | | <b>F</b> • • • • • • • • • • • • • • • • • • • | | SMPS | | | | |---------|---------------------------------------|--------|--------|--------|--------|------------------|------------------------------------------------|--------|--------|--------|------------------|------------| | Bus | Peripheral | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Unit | | | DCMI | 4.68 | 4.28 | 3.87 | 3.50 | - | 2.26 | 1.92 | 1.61 | 1.24 | - | | | | GPIOA | 0.08 | 0.07 | 0.07 | 0.05 | - | 0.04 | 0.03 | 0.03 | 0.02 | - | | | | GPIOB | 0.06 | 0.05 | 0.04 | 0.04 | - | 0.03 | 0.02 | 0.02 | 0.01 | - | | | | GPIOC | 0.11 | 0.11 | 0.08 | 0.08 | - | 0.05 | 0.05 | 0.04 | 0.03 | - | | | | GPIOD | 0.07 | 0.07 | 0.06 | 0.06 | - | 0.04 | 0.03 | 0.03 | 0.02 | - | | | | GPIOE | 0.04 | 0.05 | 0.03 | 0.03 | - | 0.02 | 0.02 | 0.01 | 0.01 | - | | | | GPIOF | 0.07 | 0.08 | 0.06 | 0.05 | - | 0.04 | 0.03 | 0.03 | 0.02 | - | | | | GPIOG | 0.22 | 0.21 | 0.17 | 0.16 | - | 0.11 | 0.09 | 0.07 | 0.05 | - | | | | GPIOH | 0.22 | 0.21 | 0.17 | 0.17 | - | 0.11 | 0.09 | 0.07 | 0.06 | - | | | | GPIOI | 0.12 | 0.13 | 0.10 | 0.09 | - | 0.06 | 0.05 | 0.04 | 0.03 | - | | | | HASH | 1.18 | 1.10 | 0.98 | 0.88 | - | 0.57 | 0.49 | 0.41 | 0.31 | - | | | <u></u> | OCTOSPIM | 0.25 | 0.23 | 0.20 | 0.18 | - | 0.09 | 0.07 | 0.06 | 0.05 | - | | | AHB2-1 | RNG | 0.82 | 0.76 | 0.67 | 0.60 | - | 0.39 | 0.33 | 0.28 | 0.21 | - | | | ₹ | RNG indep <sup>(1)</sup> | 0.10 | 0.06 | 0.06 | 0.06 | - | 0.06 | 0.02 | 0.02 | 0.02 | - | | | | SDMMC1 | 12.26 | 11.18 | 10.11 | 9.15 | - | 5.92 | 5.01 | 4.20 | 3.24 | - | | | | SDMMC1 indep <sup>(1)</sup> | 1.47 | 1.34 | 1.22 | 1.09 | - | 0.71 | 0.60 | 0.50 | 0.40 | - | μΑ/<br>MHz | | | SDMMC2 | 12.48 | 11.39 | 10.29 | 9.31 | - | 6.02 | 5.10 | 4.28 | 3.30 | - | | | | SDMMC2 indep <sup>(1)</sup> | 1.59 | 1.44 | 1.31 | 1.18 | - | 0.76 | 0.65 | 0.54 | 0.44 | - | | | | SRAM2 | 1.18 | 1.10 | 0.97 | 0.88 | - | 0.57 | 0.48 | 0.40 | 0.32 | - | | | | SRAM3 | 1.31 | 1.22 | 1.07 | 0.97 | - | 0.63 | 0.54 | 0.45 | 0.35 | - | | | | USB_OTG_FS | 10.47 | 9.58 | 8.67 | 7.83 | - | 5.05 | 4.30 | 3.61 | 2.77 | - | | | | AHB2-2 | 0.79 | 0.74 | 0.64 | 0.58 | - | 0.38 | 0.32 | 0.26 | 0.20 | - | | | | FMC | 5.34 | 4.87 | 4.42 | 3.99 | - | 2.58 | 2.19 | 1.84 | 1.42 | - | | | 32-2 | OCTOSPI1 | 0.79 | 0.72 | 0.65 | 0.58 | - | 0.39 | 0.32 | 0.28 | 0.21 | - | | | AHB2-2 | OCTOSPI1 indep <sup>(1)</sup> | 1.11 | 1.01 | 0.91 | 0.83 | - | 0.54 | 0.45 | 0.38 | 0.29 | - | | | | OCTOSPI2 | 0.79 | 0.72 | 0.65 | 0.58 | - | 0.39 | 0.32 | 0.28 | 0.21 | - | | | | OCTOSPI2 indep <sup>(1)</sup> | 0.91 | 0.83 | 0.75 | 0.68 | - | 0.44 | 0.37 | 0.31 | 0.24 | - | | Table 72. Typical dynamic current consumption of peripherals (continued) | | | | | LDO | | | | | SMPS | | | | |------|-----------------------------|--------|--------|--------|--------|------------------|--------|--------|--------|--------|------------------|------------| | Bus | Peripheral | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Unit | | | ADC4 | 0.96 | 0.87 | 0.79 | 0.72 | 0.98 | 0.46 | 0.39 | 0.33 | 0.26 | 0.35 | | | | ADC4 indep <sup>(1)</sup> | 2.52 | 2.28 | 2.06 | 1.85 | 1.86 | 1.21 | 1.03 | 0.86 | 0.66 | 0.66 | | | | ADF1 | 0.97 | 0.87 | 0.79 | 0.72 | 0.97 | 0.47 | 0.39 | 0.33 | 0.25 | 0.34 | | | | ADF1 indep <sup>(1)</sup> | 0.35 | 0.31 | 0.28 | 0.26 | 0.21 | 0.17 | 0.14 | 0.12 | 0.09 | 0.07 | | | | AHB3 | 0.34 | 0.34 | 0.28 | 0.24 | - | 0.17 | 0.14 | 0.11 | 0.09 | ı | | | AHB3 | DAC1 | 1.88 | 1.70 | 1.55 | 1.39 | 1.66 | 0.91 | 0.76 | 0.64 | 0.50 | 0.59 | | | Ā | DAC1 indep <sup>(1)</sup> | 1.30 | 1.17 | 1.06 | 0.96 | 0.92 | 0.63 | 0.52 | 0.44 | 0.34 | 0.33 | | | | GTZC2 | 0.34 | 0.32 | 0.30 | 0.29 | - | 0.16 | 0.14 | 0.12 | 0.11 | - | | | | LPDMA1 | 0.43 | 0.39 | 0.36 | 0.32 | 0.58 | 0.21 | 0.17 | 0.14 | 0.11 | 0.20 | | | | LPGPIO1 | 0.10 | 0.09 | 0.09 | 0.08 | 0.26 | 0.05 | 0.04 | 0.03 | 0.03 | 0.09 | μΑ/<br>MHz | | | PWR | 0.13 | 0.12 | 0.10 | 0.09 | - | 0.06 | 0.05 | 0.04 | 0.03 | - | | | | SRAM4 | 0.45 | 0.40 | 0.37 | 0.34 | 0.26 | 0.21 | 0.18 | 0.15 | 0.12 | 0.09 | | | | APB1 | 1.50 | 1.39 | 1.23 | 1.10 | - | 0.73 | 0.61 | 0.51 | 0.40 | - | | | | CRS | 0.30 | 0.27 | 0.25 | 0.22 | - | 0.15 | 0.12 | 0.10 | 0.08 | - | | | | FDCAN1 | 5.09 | 4.64 | 4.21 | 3.79 | - | 2.46 | 2.08 | 1.75 | 1.35 | - | | | | FDCAN1 indep <sup>(1)</sup> | 2.70 | 2.41 | 2.20 | 1.99 | - | 1.30 | 1.10 | 0.93 | 0.71 | - | | | APB1 | I2C1 | 0.98 | 0.90 | 0.81 | 0.72 | - | 0.48 | 0.40 | 0.34 | 0.26 | - | | | AP | I2C1 indep <sup>(1)</sup> | 2.26 | 2.06 | 1.86 | 1.69 | - | 1.09 | 0.92 | 0.78 | 0.59 | - | | | | I2C2 | 3.24 | 2.95 | 2.67 | 2.40 | - | 1.57 | 1.33 | 1.11 | 0.86 | - | | | | I2C2 indep <sup>(1)</sup> | 2.30 | 2.09 | 1.90 | 1.72 | - | 1.11 | 0.94 | 0.79 | 0.61 | - | | | | I2C4 | 1.26 | 1.15 | 1.04 | 0.92 | - | 0.61 | 0.52 | 0.43 | 0.33 | - | | | | I2C4 indep <sup>(1)</sup> | 2.43 | 2.21 | 2.00 | 1.81 | - | 1.17 | 0.99 | 0.84 | 0.64 | - | | Table 72. Typical dynamic current consumption of peripherals (continued) | | | | | LDO | | | | | SMPS | | | | |------|-----------------------------|--------|--------|--------|--------|------------------|--------|--------|--------|--------|------------------|------| | Bus | Peripheral | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Unit | | | LPTIM2 | 1.71 | 1.56 | 1.42 | 1.26 | - | 0.83 | 0.70 | 0.59 | 0.46 | - | | | | LPTIM2 indep <sup>(1)</sup> | 4.20 | 3.83 | 3.48 | 3.15 | - | 2.03 | 1.72 | 4.95 | 1.11 | - | | | | SPI2 | 1.90 | 1.73 | 1.57 | 1.40 | - | 0.92 | 0.77 | 0.66 | 0.51 | - | | | | SPI2 indep <sup>(1)</sup> | 0.81 | 0.75 | 0.68 | 0.62 | - | 0.40 | 0.33 | 0.28 | 0.21 | - | | | | TIM2 | 4.01 | 3.64 | 3.31 | 2.99 | - | 1.93 | 1.64 | 1.37 | 1.06 | - | | | | TIM3 | 4.51 | 4.10 | 3.72 | 3.35 | - | 2.18 | 1.84 | 1.55 | 1.19 | - | | | | TIM4 | 4.27 | 3.88 | 3.52 | 3.16 | - | 2.06 | 1.74 | 1.46 | 1.12 | - | | | | TIM5 | 3.95 | 3.60 | 3.27 | 2.93 | - | 1.91 | 1.62 | 1.36 | 1.04 | - | | | | TIM6 | 0.95 | 0.86 | 0.78 | 0.69 | - | 0.46 | 0.39 | 0.33 | 0.25 | - | | | B1 | TIM7 | 0.90 | 0.82 | 0.75 | 0.65 | - | 0.44 | 0.37 | 0.31 | 0.24 | - | | | APB1 | UART4 | 1.86 | 1.70 | 1.54 | 1.39 | - | 0.90 | 0.76 | 0.64 | 0.50 | - | | | | UART4 indep <sup>(1)</sup> | 3.47 | 3.17 | 2.87 | 2.60 | - | 1.68 | 1.42 | 1.19 | 0.93 | - | | | | UART5 | 1.93 | 1.76 | 1.60 | 1.44 | - | 0.94 | 0.79 | 0.66 | 0.51 | - | μA/ | | | UART5 indep <sup>(1)</sup> | 3.57 | 3.25 | 2.95 | 2.67 | - | 1.72 | 1.46 | 1.23 | 0.95 | - | MHz | | | UCPD1 | 1.60 | 1.46 | 1.33 | 1.17 | - | 0.78 | 0.66 | 0.55 | 0.43 | - | | | | USART2 | 5.53 | 5.04 | 4.57 | 4.12 | - | 2.67 | 2.26 | 1.91 | 1.46 | - | | | | USART2 indep <sup>(1)</sup> | 3.57 | 3.24 | 2.95 | 2.65 | - | 1.72 | 1.46 | 1.22 | 0.94 | - | | | | USART3 | 2.10 | 1.91 | 1.73 | 1.57 | - | 1.02 | 0.86 | 0.72 | 0.56 | - | | | | USART3 indep <sup>(1)</sup> | 4.24 | 3.86 | 3.5 | 3.17 | - | 2.05 | 1.73 | 1.45 | 1.12 | - | | | | WWDG | 0.37 | 0.34 | 0.31 | 0.25 | - | 0.18 | 0.15 | 0.13 | 0.10 | - | | | | APB2 | 0.60 | 0.58 | 0.50 | 0.42 | - | 0.29 | 0.25 | 0.20 | 0.16 | - | | | | SAI1 | 2.10 | 1.90 | 1.73 | 1.55 | - | 1.01 | 0.86 | 0.72 | 0.55 | - | | | B2 | SAI1 indep <sup>(1)</sup> | 1.36 | 1.23 | 1.11 | 0.95 | - | 0.66 | 0.55 | 0.46 | 0.34 | - | | | APB2 | SAI2 | 1.98 | 1.80 | 1.64 | 1.48 | - | 0.96 | 0.81 | 0.68 | 0.53 | - | | | | SAI2 indep <sup>(1)</sup> | 1.25 | 1.14 | 1.02 | 0.92 | - | 0.60 | 0.51 | 0.43 | 0.40 | - | | | | SPI1 | 2.17 | 1.97 | 1.79 | 1.63 | - | 1.05 | 0.89 | 0.75 | 0.57 | - | | Table 72. Typical dynamic current consumption of peripherals (continued) | | | | | LDO | | | | | SMPS | | | | |------|------------------------------|--------|--------|--------|--------|------------------|--------|--------|--------|--------|------------------|------| | Bus | Peripheral | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Range1 | Range2 | Range3 | Range4 | Stop 1<br>Stop 2 | Unit | | | SPI1 indep <sup>(1)</sup> | 0.97 | 0.88 | 0.79 | 0.72 | - | 0.47 | 0.39 | 0.33 | 0.25 | - | | | | TIM1 | 6.14 | 5.59 | 5.08 | 4.60 | - | 2.96 | 2.52 | 2.11 | 1.63 | - | | | | TIM15 | 3.37 | 3.06 | 2.79 | 2.51 | - | 1.63 | 1.38 | 1.16 | 0.89 | - | | | APB2 | TIM16 | 2.60 | 2.36 | 2.15 | 1.94 | - | 1.25 | 1.06 | 0.90 | 0.69 | - | | | AP | TIM17 | 2.40 | 2.18 | 1.99 | 1.79 | - | 1.16 | 0.98 | 0.82 | 0.63 | - | | | | TIM8 | 6.24 | 5.69 | 5.16 | 4.66 | - | 3.01 | 2.55 | 2.15 | 1.65 | - | | | | USART1 | 2.38 | 2.16 | 1.96 | 1.76 | - | 1.14 | 0.97 | 0.81 | 0.62 | - | | | | USART1 indep <sup>(1)</sup> | 4.48 | 4.09 | 3.71 | 3.35 | - | 2.17 | 1.84 | 1.54 | 1.19 | - | | | | APB3 | 0.49 | 0.48 | 0.40 | 0.36 | - | 0.24 | 0.20 | 0.16 | 0.13 | - | | | | COMP | 0.20 | 0.18 | 0.16 | 0.14 | 0.15 | 0.10 | 0.08 | 0.06 | 0.05 | 0.05 | μΑ/ | | | I2C3 | 0.79 | 0.71 | 0.65 | 0.58 | 0.59 | 0.38 | 0.32 | 0.27 | 0.20 | 0.21 | | | | I2C3 indep <sup>(1)</sup> | 1.84 | 1.66 | 1.50 | 1.36 | 1.36 | 0.89 | 0.75 | 0.63 | 0.48 | 0.48 | | | | LPTIM1 | 0.98 | 0.89 | 0.81 | 0.72 | 0.73 | 0.48 | 0.40 | 0.33 | 0.25 | 0.26 | | | | LPTIM1 indep <sup>(1)</sup> | 3.08 | 2.81 | 2.49 | 2.29 | 2.33 | 1.46 | 1.24 | 1.04 | 0.81 | 0.83 | MHz | | | LPTIM3 | 1.07 | 0.98 | 0.89 | 0.80 | 0.80 | 0.52 | 0.44 | 0.37 | 0.28 | 0.28 | | | | LPTIM3 indep <sup>(1)</sup> | 2.85 | 2.61 | 2.36 | 2.15 | 2.19 | 1.43 | 1.22 | 0.98 | 0.77 | 0.78 | | | APB3 | LPTIM4 | 0.58 | 0.52 | 0.48 | 0.42 | 0.43 | 0.28 | 0.24 | 0.20 | 0.15 | 0.15 | | | ΑP | LPTIM4 indep <sup>(1)</sup> | 1.67 | 1.50 | 1.38 | 1.26 | 1.30 | 8.0 | 0.70 | 0.57 | 0.44 | 0.46 | | | | LPUART1 | 1.18 | 1.07 | 0.97 | 0.87 | 0.88 | 0.57 | 0.48 | 0.41 | 0.31 | 0.31 | | | | LPUART1 indep <sup>(1)</sup> | 1.96 | 1.78 | 1.62 | 1.45 | 1.46 | 0.95 | 0.80 | 0.67 | 0.52 | 0.52 | | | | OPAMP | 0.19 | 0.17 | 0.16 | 0.12 | 0.14 | 0.09 | 0.07 | 0.07 | 0.04 | 0.05 | | | | RTC | 2.33 | 2.12 | 1.92 | 1.73 | 1.63 | 1.12 | 0.95 | 0.80 | 0.61 | 0.58 | - | | | SPI3 | 1.48 | 1.34 | 1.22 | 1.10 | 1.10 | 0.71 | 0.61 | 0.51 | 0.38 | 0.39 | | | | SPI3 indep <sup>(1)</sup> | 0.57 | 0.52 | 0.47 | 0.42 | 0.42 | 0.28 | 0.24 | 0.20 | 0.15 | 0.15 | | | | SYSCFG | 0.29 | 0.27 | 0.24 | 0.22 | - | 0.14 | 0.12 | 0.10 | 0.08 | - | | | | VREFBUF | 0.13 | 0.11 | 0.10 | 0.08 | 0.09 | 0.06 | 0.05 | 0.04 | 0.03 | 0.03 | | <sup>1.</sup> indep = independent clock domain. # 5.3.7 Wake-up time from low-power modes and voltage scaling transition times The wake-up times given in the table below are the latency between the event and the execution of the first user instruction (FSTEN = 1 in PWR\_CR3 if not mentioned). The device goes in low-power mode after the WFE (wait for event) instruction. Table 73. Low-power mode wake-up timings on LDO<sup>(1)</sup> | Mode | Parameter | Conditions | | Typ<br>(3 V, 25 °C) | Max<br>(3 V) | Unit | |-------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------|------------|---------------------|--------------|------------------------| | t <sub>wu(Sleep)</sub> | Wake-up time from<br>Sleep to Run mode | SLEEP_PD = 0 | | 14 | 17 | Nb of<br>CPU<br>cycles | | | | SLEEP_PD = 1 with MSI = | 24 MHz | 8.1 | 8.8 | | | | | Wake-up in FLASH,<br>range 4, FLASHFWU = 1<br>and SRAM4FWU = 1 in<br>PWR_CR2, ICACHE OFF | MSI 24 MHz | 2.35 | 2.5 | | | | Wake-up time from<br>Stop 0 to Run mode<br>All SRAMs retained | Wake-up in FLASH, | MSI 24 MHz | 11.0 | 12.0 | | | t <sub>wu(Stop 0)</sub> | | range 4, FLASHFWU = 0<br>and SRAM4FWU = 0 in | HSI 16 MHz | 11.0 | 12.0 | | | | | PWR_CR2, ICACHE OFF | MSI 1 MHz | 37.0 | 39.0 | | | | | Wake-up in SRAM2,<br>range 4, FLASHFWU = 0<br>and SRAM4FWU = 0 in | MSI 24 MHz | 4.75 | 5.00 | | | | | | HSI 16 MHz | 6.75 | 7.4 | | | | | PWR_CR2 | MSI 1 MHz | 34.00 | 36.0 | μs | | | | Wake-up in FLASH,<br>FLASHFWU = 1 and<br>SRAM4FWU = 1 in<br>PWR_CR2, ICACHE OFF | MSI 24 MHz | 13.0 | 15.0 | | | | Wake-up time from | Wake-up in FLASH, | MSI 24 MHz | 22.0 | 24.0 | | | t <sub>wu(Stop 1)</sub> | Stop 1 to Run mode | FLASHFWU = 0 and<br>SRAM4FWU = 0 in | HSI 16 MHz | 21.5 | 24.0 | | | | All SRAMs retained | PWR_CR2, ICACHE OFF | MSI 1 MHz | 48.0 | 51.0 | | | | | Wake-up in SRAM2, | MSI 24 MHz | 15.5 | 18.0 | | | | | range 4, FLASHFWU = 0<br>and SRAM4FWU = 0 in | HSI 16 MHz | 17.5 | 20.0 | | | | | PWR_CR2 | MSI 1 MHz | 45.0 | 48.0 | | Table 73. Low-power mode wake-up timings on LDO<sup>(1)</sup> (continued) | Mode | Parameter | Conditions | | Typ<br>(3 V, 25 °C) | Max<br>(3 V) | Unit | |---------------------------|---------------------------------------------------------------|-------------------------------------------------------------------|------------|---------------------|---------------------|------| | | | Wake-up in FLASH,<br>SRAM4FWU = 1 in<br>PWR_CR2, ICACHE OFF | MSI 24 MHz | 20.0 | 23.0 | | | | Wake-up time from<br>Stop 2 to Run mode<br>All SRAMs retained | Wake-up in FLASH, | MSI 24 MHz | 23.0 | 25.0 <sup>(2)</sup> | | | t <sub>wu(Stop 2)</sub> | | SRAM4FWU = 0 in | HSI 16 MHz | 22.5 | 25.0 | | | wu(Stop 2) | | PWR_CR2, ICACHE OFF | MSI 1 MHz | 57.0 | 60.0 | | | | | Wake-up in SRAM2, | MSI 24 MHz | 16.5 | 19.0 | | | | | range 4, SRAM4FWU = 0 | HSI 16 MHz | 18.5 | 21.0 | | | | | in PWR_CR2 | MSI 1 MHz | 54.0 | 57.0 | | | | Wake-up time from<br>Stop 3 to Run mode<br>All SRAMs retained | Wake-up in FLASH,<br>FSTEN = 0 in PWR_CR3,<br>ICACHE OFF | MSI 24 MHz | 68.0 | 130 | | | | | Wake-up in FLASH, | MSI 24 MHz | 28.50 | 37.0 | μs | | t <sub>wu(Stop 3)</sub> | | FSTEN = 1 in PWR_CR3, | HSI 16 MHz | 28.0 | 36.0 | | | wu(Stop 3) | | ICACHE OFF | MSI 1 MHz | 68.50 | 91.0 | | | | | Wake-up in SRAM2,<br>range 4, FLASHFWU = 0<br>and SRAM4FWU = 0 in | MSI 24 MHz | 22.50 | 31.0 | | | | | | HSI 16 MHz | 24.0 | 32.0 | | | | | PWR_CR2 | MSI 1 MHz | 64.5 | 85.0 | | | t <sub>wu(Standby</sub> | Wake-up time from | Wake-up in FLASH,<br>FSTEN = 0 in PWR_CR3 | MSI 4 MHz | 64.5 | 110 | | | with SRAM2) | Standby with SRAM2 to Run mode | Wake-up in FLASH, | MSI 4 MHz | 64.5 | 83.0 | | | | | FSTEN = 1 in PWR_CR3 | MSI 1 MHz | 155 | 240 | | | | Wake-up time from | Wake-up in FLASH,<br>FSTEN = 0 in PWR_CR3 | MSI 4 MHz | 340 | 420 | | | t <sub>wu(Standby)</sub> | Standby to Run mode | Wake-up in FLASH, | MSI 4 MHz | 100 | 130 | | | | | FSTEN = 1 in PWR_CR3 | MSI 1 MHz | 210 | 290 | | | t <sub>wu(Shutdown)</sub> | Wake-up time from<br>Shutdown to Run mode | - | MSI 4 MHz | 610 | 710 | | <sup>1.</sup> Evaluated by characterization and not tested in production, unless otherwise specified. <sup>2.</sup> Tested in production at 130°C. Table 74. Low-power mode wake-up timings on SMPS<sup>(1)</sup> | Mode | Parameter | Conditions | | Typ<br>(3 V,<br>25 °C) | Max<br>(3 V) | Unit | |-------------------------|--------------------------------------|------------------------------------------------------------------------------|------------|------------------------|--------------|------------------------| | t <sub>wu(Sleep)</sub> | Wake-up time from Sleep to Run mode | SLEEP_PD = 0 | | 14 | 17 | Nb of<br>CPU<br>cycles | | | | SLEEP_PD = 1 with MSI = 24 | MHz | 8.1 | 8.8 | | | | Wake-up time from | Wake-up in FLASH, range 4,<br>FLASHFWU = 1 and<br>SRAM4FWU = 1 in<br>PWR_CR2 | MSI 24 MHz | 2.35 | 2.5 | | | | | Wake-up in FLASH, range 4, | MSI 24 MHz | 11.0 | 12.0 | | | t <sub>wu(Stop 0)</sub> | Stop 0 to Run mode | FLASHFWU = 0 and<br>SRAM4FWU = 0 in | HSI 16 MHz | 11.0 | 12.0 | | | | All SRAMs retained | PWR_CR2 | MSI 1 MHz | 37.0 | 39.0 | | | | | Wake-up in SRAM2, range 4, | MSI 24 MHz | 4.75 | 5.0 | | | | | FLASHFWU = 0 and<br>SRAM4FWU = 0 in | HSI 16 MHz | 6.75 | 7.4 | | | | | PWR_CR2 | MSI 1 MHz | 34.0 | 36.0 | | | | | Wake-up in FLASH,<br>FLASHFWU = 1 and<br>SRAM4FWU = 1 in<br>PWR_CR2 | MSI 24 MHz | 7.7 | 8.3 | | | | Wake-up time from | Wake-up in FLASH | MSI 24 MHz | 16.5 | 18.0 | μs | | t <sub>wu(Stop 1)</sub> | Stop 1 to Run mode | FLASHFWU = 0 and<br>SRAM4FWU = 0 in | HSI 16 MHz | 16.0 | 18.0 | · | | | All SRAMs retained | PWR_CR2 | MSI 1 MHz | 42.5 | 45.0 | | | | | Wake-up in SRAM2, range 4, | MSI 24 MHz | 10.0 | 11.0 | | | | | FLASHFWU = 0 and<br>SRAM4FWU = 0 in | HSI 16 MHz | 12.0 | 13.0 | | | | | PWR_CR2 | MSI 1 MHz | 39.5 | 42.0 | | | | | Wake-up in FLASH<br>SRAM4FWU = 1 in<br>PWR_CR2 | MSI 24 MHz | 17.5 | 19.0 | | | | | Wake-up in FLASH | MSI 24 MHz | 20.5 | 22.0 | | | t <sub>wu(Stop 2)</sub> | Wake-up time from Stop 2 to Run mode | SRAM4FWU = 0 in | HSI 16 MHz | 20.0 | 22.0 | | | -wu(Stop 2) | All SRAMs retained | PWR_CR2 | MSI 1 MHz | 54.0 | 70.0 | | | | | Wake-up in SRAM2, range 4, | MSI 24 MHz | 14.0 | 16.0 | | | | | SRAM4FWU = 0 in | HSI 16 MHz | 16.0 | 18.0 | | | | | PWR_CR2 | MSI 1 MHz | 51.5 | 74.0 | | Table 74. Low-power mode wake-up timings on SMPS<sup>(1)</sup> (continued) | Mode | Parameter | Conditions | | Typ<br>(3 V,<br>25 °C) | Max<br>(3 V) | Unit | |---------------------------|---------------------------------------------------------------|-------------------------------------------|------------|------------------------|--------------|------| | | Wake-up time from<br>Stop 3 to Run mode<br>All SRAMs retained | Wake-up in FLASH,<br>FSTEN = 0 in PWR_CR3 | MSI 24 MHz | 130 | 160 | | | | | | MSI 24 MHz | 32.5 | 37.0 | | | | | Wake-up in FLASH,<br>FSTEN = 1 in PWR CR3 | HSI 16 MHz | 32.0 | 36.0 | | | t <sub>wu(Stop 3)</sub> | | | MSI 1 MHz | 72.5 | 94.0 | | | | | | MSI 24 MHz | 26.5 | 31.0 | | | | | Wake-up in SRAM2, range 4 | HSI 16 MHz | 28.0 | 32.0 | | | | | | MSI 1 MHz | 68.5 | 89.0 | | | t <sub>wu(Standby</sub> | Wake-up time from | Wake-up in FLASH,<br>FSTEN = 0 in PWR_CR3 | MSI 4 MHz | 61.5 | 80.0 | μs | | with SRAM2) | Standby with SRAM2 to Run mode | Wake-up in FLASH, | MSI 4 MHz | 61.5 | 80.0 | | | | | FSTEN = 1 in PWR_CR3 | MSI 1 MHz | 150 | 240 | | | | Wake-up time from | Wake-up in FLASH,<br>FSTEN = 0 in PWR_CR3 | MSI 4 MHz | 340 | 420 | | | t <sub>wu(Standby)</sub> | Standby to Run mode | Wake-up in FLASH, | MSI 4 MHz | 100 | 130 | | | | | FSTEN = 1 in PWR_CR3 | MSI 1 MHz | 210 | 290 | | | t <sub>wu(Shutdown)</sub> | Wake-up time from<br>Shutdown to Run mode | - | MSI 4 MHz | 610 | 710 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 75. Regulator mode transition times<sup>(1)</sup> | Symbol | Parameter | Conditions | Typ (3 V, 25 °C) | Max (3 V) | Unit | |----------------------------------|-----------------------------|------------|------------------|---------------------|------| | | | Range 4 | 16.0 | 20.0 <sup>(3)</sup> | | | t <sub>LDO</sub> <sup>(2)</sup> | SMPS to LDO transition time | Range 3 | 15.0 | 17.0 | | | | | Range 2 | 14.0 | 18.0 | | | | | Range 1 | 14.0 | 16.0 | | | | | Range 4 | 14.0 | 16.0 <sup>(3)</sup> | μs | | t <sub>SMPS</sub> <sup>(2)</sup> | LDO to SMDS transition time | Range 3 | 17.0 | 20.0 | | | | LDO to SMPS transition time | Range 2 | 16.0 | 19.0 | | | | | Range 1 | 16.0 | 19.0 | | | Symbol | Parameter | Conditions | Typ (3 V, 25 °C) | Max (3 V) | Unit | |----------------------------------|--------------------|------------|------------------|-----------|------| | | Bango 4 to rango 2 | LDO | 19.0 | 21.0 | | | | Range 4 to range 3 | SMPS | 25.0 | 38.0 | | | | Dange 2 to range 2 | LDO | 13.0 | 15.0 | | | t <sub>VOST</sub> <sup>(4)</sup> | Range 3 to range 2 | SMPS | 13.0 | 23.0 | | | VOST' | Bango 2 to rango 1 | LDO | 12.0 | 14.0 | μs | | | Range 2 to range 1 | SMPS | 12.0 | 17.0 | | | | Dange 4 to range 1 | LDO | 42.0 | 47.0 | | | | Range 4 to range 1 | SMPS | 48.0 | 76.0 | | Table 75. Regulator mode transition times<sup>(1)</sup> (continued) - 1. Evaluated by characterization and not tested in production, unless otherwise specified. - 2. Time to REGS change in PWR\_SVMSR. - 3. Tested in production at 30°C. - 4. Time to VOSRDY = 1 in PWR\_VOSR. Table 76. Wake-up time using USART/LPUART<sup>(1)</sup> | Symbol | Parameter | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | twuusart<br>twulpuart | Wake-up time needed to calculate the maximum USART/LPUART baud rate that is needed to wake up from Stop mode when the USART/LPUART kernel clock source is HSI16/MSI. | 1 | (2) | μs | - 1. Specified by design. Not tested in production. - 2. This wake-up time is the HSI16 (see Table 81) or the MSI (see Table 82) oscillator maximum startup time. # 5.3.8 External clock timing characteristics #### High-speed external user clock generated from an external source In bypass mode, the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 5.3.15: I/O port characteristics*. However, the recommended clock input waveform is shown in the figure below. Table 77. High-speed external user clock characteristics<sup>(1)</sup> | Symbol | Parameter | Cond | Min | Тур | Max | Unit | | |----------|--------------------------------------|---------------------------------------------|-------------------------|------------------|-----|------|-----| | fHSE_ext | User external clock source frequency | Digital mode<br>(HSEBYP = 1,<br>HSEEXT = 1) | Voltage scaling | - | - | 55 | | | | | Analog mode<br>(HSEBYP = 1,<br>HSEEXT = 0) | range 1, 2, 3 | 4 <sup>(2)</sup> | - | 50 | MHz | | | | - | Voltage scaling range 4 | 4 <sup>(2)</sup> | - | 25 | | Table 77. High-speed external user clock characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Cond | itions | Min | Тур | Max | Unit | | |---------------------------------|-------------------------------------|-----------------------------|-------------------------------|--------------------------------|-----|-------------------------------|------|--| | V <sub>HSEH</sub> | OSC_IN input pin high-level voltage | | - | 0.7 × V <sub>DD</sub> | - | V <sub>DD</sub> | V | | | V <sub>HSEL</sub> | OSC_IN input pin low-level voltage | Digital mode | - | V <sub>SS</sub> | - | 0.3 × V <sub>DD</sub> | V | | | t <sub>w(HSEH)</sub> | OSC_IN high or low time | (HSEBYP = 1,<br>HSEEXT = 1) | Voltage scaling range 1, 2, 3 | 7 | - | - | ns | | | t <sub>w(HSEL)</sub> | | | Voltage scaling range 4 | 18 | - | - | 115 | | | DuCy <sub>HSE</sub> | OSC_IN duty cycle | | - | 45 | - | 55 | % | | | V <sub>HSE_ext_</sub> | OSC_IN peak-to-peak amplitude | Analog mode | - | 0.2 | - | 2/3 V <sub>DD</sub> | V | | | V <sub>HSE_ext</sub> | OSC_IN input range | (HSEBYP = 1, | - | 0 | - | $V_{DD}$ | | | | t <sub>r(HSE),</sub><br>tf(HSE) | OSC_IN rise and fall time | HSEEXT = 0) | - | 0.05 /<br>f <sub>HSE_ext</sub> | - 1 | 0.3 /<br>f <sub>HSE_ext</sub> | ns | | <sup>1.</sup> Specified by design. Not tested in production. Figure 28. AC timing diagram for high-speed external clock source (digital mode) <sup>2.</sup> Only for Analog mode. No minimum value in digital mode. Figure 29. AC timing diagram for high-speed external clock source (analog mode) #### Low-speed external user clock generated from an external source In bypass mode, the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 5.3.15: I/O port characteristics. However, the recommended clock input waveform is shown in Figure 30 and Figure 31. | | <del>-</del> | | | | | |----------------------------------------------|---------------------------------------------------|-----|--------|--------------------------------|-------| | Symbol | Parameter | Min | Тур | Max | Unit | | f <sub>LSE_ext</sub> | User external clock source frequency | 5 | 32.768 | 40 | kHz | | V <sub>LSE_ext_PP</sub> | OSC32_IN peak-to-peak amplitude | 0.3 | - | $V_{SW}$ | V | | V <sub>LSE_ext</sub> | OSC32_IN input range | 0 | - | V <sub>SW</sub> <sup>(2)</sup> | \ \ \ | | t <sub>w(LSEH)</sub><br>t <sub>w(LSEL)</sub> | OSC32_IN high or low time for square signal input | 10 | - | - | μs | Table 78. Low-speed external user clock characteristics<sup>(1)</sup> - Specified by design. Not tested in production. - In case VBAT mode is used, V<sub>LSE</sub> ext must be lower than V<sub>BOR0</sub> in order to respect this requirement when the switch to VBAT occurs. Figure 30. AC timing diagram for low-speed external square clock source Figure 31. AC timing diagram for low-speed external sinusoidal clock source ## High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 48 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in the table below. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins, in order to minimize the output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | | Conditions <sup>(2)</sup> | Min | Тур | Max | Unit | |---------------------|-------------------------|--------|--------------------------------------------------------------------------------|-----|------|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | - | | | 50 | MHz | | R <sub>F</sub> | Feedback resistor | - | | | 200 | - | kΩ | | | | | During startup <sup>(3)</sup> | - | - | 8 | mA | | | | | $V_{DD} = 3 \text{ V, Rm} = 30 \Omega, C_{L} = 10 \text{ pF } @ 4 \text{ MHz}$ | - | 670 | - | - | | | | | $V_{DD}$ = 3 V, Rm = 30 $\Omega$ , $C_{L}$ = 10 pF @ 8 MHz | - | 530 | - | | | $I_{DD(HSE)}$ | HSE current consumption | Rev. X | V <sub>DD</sub> = 3 V, Rm = 45 Ω, C <sub>L</sub> = 10 pF @ 8 MHz | - | 580 | - | | | | | • | $V_{DD} = 3 \text{ V, Rm} = 30 \Omega, C_{L} = 5 \text{ pF } @ 48 \text{ MHz}$ | - | 980 | - | μA | | | | | $V_{DD}$ = 3 V, Rm = 30 $\Omega$ , $C_{L}$ = 10 pF @ 48 MHz | - | 1700 | - | | | | | | $V_{DD} = 3 \text{ V, Rm} = 30 \Omega, C_1 = 20 \text{ pF } @ 48 \text{ MHz}$ | - | 2700 | - | | Table 79. HSE oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | | Conditions <sup>(2)</sup> | | | Max | Unit | |-----------------------|-------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------|---|------|-----|------| | | | | During startup <sup>(3)</sup> | - | - | 8 | mA | | | | | $V_{DD}$ = 3 V, Rm = 30 $\Omega$ , $C_{L}$ = 10 pF @ 4 MHz | - | 790 | - | | | | | | $V_{DD} = 3 \text{ V, Rm} = 30 \Omega, C_L = 10 \text{ pF @ 8 MHz}$ | - | 910 | - | | | I <sub>DD(HSE)</sub> | HSE current consumption | Other<br>revisions | $V_{DD} = 3 \text{ V, Rm} = 45 \Omega, C_L = 10 \text{ pF @ 8 MHz}$ | - | 930 | - | μА | | | | | $V_{DD} = 3 \text{ V, Rm} = 30 \Omega, C_L = 5 \text{ pF } @ 48 \text{ MHz}$ | - | 1430 | - | | | | | | $V_{DD} = 3 \text{ V, Rm} = 30 \Omega, C_L = 10 \text{ pF } @ 48 \text{ MHz}$ | - | 1960 | - | | | | | | $V_{DD} = 3 \text{ V, Rm} = 30 \Omega, C_L = 20 \text{ pF } \textcircled{2} 48 \text{ MHz}$ | - | 3000 | - | | | Gm <sub>critmax</sub> | Maximum critical crystal transconductance $G_m$ | Startup | | - | ı | 1.5 | mA/V | | t <sub>su(HSE)</sub> | Startup time | V <sub>DD</sub> stab | √ <sub>DD</sub> stabilized | | | - | ms | Table 79. HSE oscillator characteristics<sup>(1)</sup> (continued) - 1. Specified by design. Not tested in production. - 2. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 3. This consumption level occurs during the first 2/3 of the t<sub>SU(HSE)</sub> startup time. - 4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. Note: For information on selecting the crystal, refer to the application note 'Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs' (AN2867). Figure 32. Typical application with a 8 MHz crystal 1. R<sub>EXT</sub> value depends on the crystal characteristics. #### Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in the table below. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | | Conditions <sup>(2)</sup> | | | Max | Unit | |-------------------------------------|--------------------------------------|------------------------------------------------|------------------------------------------------|-----|-----|------|------| | | | | LSEDRV[1:0] = 01, medium low-drive capability | - | 350 | - | | | | | Rev. X | LSEDRV[1:0] = 10, medium high-drive capability | - | 450 | - | | | | | | LSEDRV[1:0] = 11, high-drive capability | - | 600 | - | | | I <sub>DD(LSE)</sub> | LSE current consumption | | LSEDRV[1:0] = 00, low-drive capability | - | 410 | - | nA | | | | Other | LSEDRV[1:0] = 01, medium low-drive capability | | 450 | | | | | <u> </u> | LSEDRV[1:0] = 10, medium high-drive capability | - | 590 | - | | | | | | | LSEDRV[1:0] = 11, high-drive capability | - | 700 | - | | | | Maximum | LSEDRV[ | 1:0] = 00, low-drive capability | - | - | 0.5 | | | Cm | | LSEDRV[ | 1:0] = 01, medium low-drive capability | - | - | 0.75 | μΑ/V | | Gm <sub>critmax</sub> | critical crystal<br>Gm | LSEDRV[ | 1:0] = 10, medium high-drive capability | - | - | 1.7 | μΑνν | | | | LSEDRV[ | EDRV[1:0] = 11, high-drive capability | | - | 2.7 | | | | Internal stray | Rev. X | - | | 5 | - | | | C <sub>S_PARA</sub> | parasitic capacitance <sup>(3)</sup> | Other revisions | - | - | 3 | - | pF | | t <sub>SU(LSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is sta | bilized | - | 2 | - | s | - 1. Specified by design. Not tested in production. - 2. Refer to the note below this table. - C<sub>S\_PARA</sub> is the equivalent capacitance seen by the crystal due to OSC32\_IN and OSC32\_OUT internal parasitic capacitances. - t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Note: For information on selecting the crystal, refer to the application note 'Oscillator design guide for STM8AF/AL/S, STM32 MCUs and MPUs' (AN2867). Figure 33. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. # 5.3.9 Internal clock timing characteristics The parameters given in the table below are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 32*. The provided curves are characterization results, not tested in production. ## High-speed internal (HSI16) RC oscillator Table 81. HSI16 oscillator characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |-----------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|-------|-----|-------|------|--| | f <sub>HSI16</sub> | | V <sub>DD</sub> = 3.0 V, T <sub>J</sub> = 30 °C | 15.92 | 16 | 16.08 | | | | f <sub>HSI16</sub> <sup>(1)</sup> | HSI16 frequency after factory calibration | $T_J = -10 ^{\circ}\text{C to } 100 ^{\circ}\text{C},$<br>1.58 \le V <sub>DD</sub> \le 3.6 V | 15.84 | - | 16.16 | MHz | | | 'HSI16` ' | | $T_J = -40 ^{\circ}\text{C to } 130 ^{\circ}\text{C},$<br>1.58 \le V <sub>DD</sub> \le 3.6 V | 15.65 | - | 16.25 | | | | TRIM <sub>HSI16</sub> <sup>(2)</sup> | HSI16 user trimming step | - | 18 | 29 | 40 | kHz | | | DuCy <sub>HSI16</sub> <sup>(2)</sup> | Duty cycle | - | 45 | - | 55 | % | | | t <sub>su(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator startup time | - | - | 2.5 | 3.6 | | | | t <sub>stab(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator stabilization time | At 1% of target frequency | - | 4 | 6 | μs | | | I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator power consumption | - | - | 150 | 210 | μA | | <sup>1.</sup> Evaluated by characterization. Not tested in production. It does not take into account package and soldering effects. <sup>2.</sup> Specified by design. Not tested in production. # Multi-speed internal (MSI) RC oscillator Table 82. MSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | | Conditio | ons | Min | Тур | Max | Unit | | | | |------------------|-----------------------------------------------|-------------------------------------------------|-------------------------------|--------------------------|--------|-------------|-------------|-------|-------|-------|--| | | | | | MSI range 0<br>(MSIRC0) | 47.74 | 48 | 48.70 | | | | | | | | | MSI range 1 | 23.87 | 24 | 24.35 | | | | | | | | | | | | | | MSI range 2 | 15.91 | 16 | 16.23 | | | | | | | | | MSI range 3 | 11.93 | 12 | 12.17 | | | | | | | | MSI range 4<br>(MSIRC1) | 3.98 | 4 | 4.06 | | | | | | | | | | MSI range 5 | 1.99 | 2 | 2.03 | MHz | | | | | | | | | MSI range 6 | 1.33 | 1.33 | 1.35 | | | | | | | | | MSI mode | MSI range 7 | 0.99 | 1 | 1.01 | | | | | | | | | WSI Mode | MSI range 8<br>(MSIRC2) | 3.05 | 3.08 | 3.12 | | | | | | | | | | MSI range 9 | 1.53 | 1.54 | 1.56 | kHz | | | | | | MSI frequency<br>after factory<br>calibration | V <sub>DD</sub> = 3 V<br>T <sub>J</sub> = 30 °C | | MSI range 10 | 1.02 | 1.03 | 1.04 | | | | | | | | | | MSI range 11 | 0.76 | 0.77 | 0.78 | | | | | | | | | | MSI range 12<br>(MSIRC3) | 397.68 | 400 | 405.71 | | | | | | f <sub>MSI</sub> | | | | MSI range 13 | 198.84 | 200 | 202.86 | | | | | | | | | | MSI range 14 | 132.56 | 133 | 135.24 | | | | | | | | | | MSI range 15 | 99.42 | 100 | 101.43 | | | | | | | | | | MSI range 0<br>(MSIRC0) | - | 48.005 | ı | | | | | | | | | | MSI range 1 | - | 24.003 | 1 | | | | | | | | | | MSI range 2 | - | 16.002 | - | | | | | | | | | | MSI range 3 | - | 12.001 | - | | | | | | | | | PLL (a) | MSI range 4<br>(MSIRC1) | - | 3.998 | - | | | | | | | | | mode <sup>(2)</sup><br>XTAL = | MSI range 5 | - | 1.999 | ı | MHz | | | | | | | | 32.768 kHz | MSI range 6 | - | 1.333 | ı | | | | | | | | | | MSI range 7 | - | 0.999 | ı | | | | | | | | | | MSI range 8<br>(MSIRC2) | - | 3.08 | - | | | | | | | | | | MSI range 9 | - | 1.54 | • | - | | | | | | | | | MSI range 10 | - | 1.027 | - | | | | | | | | | | MSI range 11 | - | 0.77 | ı | | | | | Table 82. MSI oscillator characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | |---------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------|-------------------------------------|-----|-------|------|------| | | MOLE | | PLL mode | MSI range 12<br>(MSIRC3) | - | 393 | - | | | f <sub>MSI (cont'd)</sub> | MSI frequency after factory | $V_{DD} = 3 V$<br>$T_{J} = 30 °C$ | XTAL = | MSI range 13 | - | 196.6 | - | kHz | | | calibration | 1j = 30 C | 32.768 kHz | MSI range 14 | - | 131 | - | | | | | | | MSI range 15 | - | 98.3 | - | ] | | | | MSI range 0 | , 4, 8, or 12 | | 38 | - | 62 | | | DuCy <sub>MSI</sub> <sup>(3)</sup> | Duty cycle | MSI range 2 | 2, 6, 10, or 14 | | 31 | - | 69 | | | | | Other MSI ra | anges | | 48 | - | 52 | | | TRIM <sub>MSI</sub> | User trimming step | | - | | - | 0.4 | - | | | Δ <sub>TEMP(MSI)</sub> <sup>(4)</sup> | MSI oscillator<br>frequency drift<br>over<br>temperature<br>(reference is<br>30 °C) | MSI mode | T <sub>J</sub> = -40 to | 130 °C | -4 | - | 2 | | | | MSI oscillator<br>frequency drift<br>over V <sub>DD</sub><br>(reference is 3V) | MSI mode | MSI range 0 to 3 MSI range 4 to 7 MSI range 8 to 11 MSI range | $1.58 \le V_{DD} \le 3.6 \text{ V}$ | -4 | - | 1 | - % | | | | | | 2.4 ≤ V <sub>DD</sub> ≤ 3.6 V | -1 | - | 1 | | | | | | | $1.58 \le V_{DD} \le 3.6 \text{ V}$ | -3 | - | 1 | | | $\Delta_{\text{VDD(MSI)}}^{(4)}$ | | | | $2.4 \le V_{DD} \le 3.6 \text{ V}$ | -1 | - | 1 | | | AVDD(MSI) | | | | $1.58 \le V_{DD} \le 3.6 \text{ V}$ | -3 | - | 1 | | | | (reference is ov) | | | $2.4 \le V_{DD} \le 3.6 \text{ V}$ | -1 | - | 1 | | | | | | | $1.58 \le V_{DD} \le 3.6 \text{ V}$ | -3 | - | 1 | | | | | | 12 to 15 | $2.4 \le V_{DD} \le 3.6 \text{ V}$ | -1 | - | 1 | | | $\Delta_{FSAMPLING}^{CSAMPLING}$ | MSI frequency<br>variation in<br>sampling mode<br>(MSIBIAS = 1) | MSI mode | $T_{\rm J} = -40 \text{ to } ^{-2}$ | 130 °C | - | - | 0.2 | | | | | | MSI range 0 | | - | 60 | - | | | CC | RMS<br>cycle-to-cycle | PLL mode | MSI range 4 | | - | 160 | ı | | | jitter(MSI) <sup>(3)</sup> | jitter | I LL IIIode | MSI range 8 | | - | 200 | - | | | | | | MSI range 1 | 2 | - | 1100 | 1 | ] ne | | | | | MSI range 0 | | - | 40 | - | ps | | P jitter(MSI) <sup>(3)</sup> | RMS period jitter | PII mode | MSI range 4 | | - | 130 | - | | | i jittor(IVIOI). | Travio period jitter | . LL Mode | PLL mode MSI range 8 MSI range 12 | | - | 170 | 1 | 1 | | | | | | | | 800 | 1 | | Table 82. MSI oscillator characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | | Condition | ons | Min | Тур | Max | Unit | | |-----------------------------------------|-----------------------------------------------|---------------------------------|--------------------------------|-----------------------|--------------------|---------------------------------------------|----------------------------------------------|---------------------------------------------|--| | | | MSI range 0 to 3 | | | - | - | 13<br>MSIRC0<br>cycles +<br>11 MSI<br>cycles | | | | +(3) | MSI oscillator | MSI range 4 | | - | - | 4<br>MSIRC1<br>cycles +<br>11 MSI<br>cycles | | | | | t <sub>su(MSI)</sub> <sup>(3)</sup> | startup time <sup>(5)</sup> | MSI range 8 | to 11 | | - | - | 4<br>MSIRC2<br>cycles +<br>11 MSI<br>cycles | cycles | | | | | MSI range 12 to 15 | | | MSI range 12 to 15 | ı | - | 4<br>MSIRC3<br>cycles +<br>11 MSI<br>cycles | | | t <sub>switch(MSI)</sub> <sup>(3)</sup> | MSI oscillator transition time <sup>(6)</sup> | | - | | | | 3<br>destina-<br>tion MSI<br>cycles | | | | | | Normal | Continuous mode <sup>(7)</sup> | | - | - | 10 | | | | | | mode | Sampling mode <sup>(8)</sup> | Final frequency | - | - | 200 | μs | | | t <sub>stab(MSI)</sub> <sup>(3)</sup> | MSI oscillator stabilization time | PLL mode,<br>MSIPLL<br>FAST = 0 | All MSI ranges | 1% of final frequency | - | - | 0.8 | ms | | | | | PLL mode,<br>MSIPLL<br>FAST = 1 | All MSI rang | es | | 2 | | cycles | | | | | | | MSI range 0 to 3 | ı | 6.6 | - | | | | | MSI PLL-mode | | LDO | MSI range 4 to 7 | - | 1.6 | - | | | | | oscillator power | MSIPLL | | MSI range 8 to 11 | - | 1.4 | - | μΑ | | | I <sub>DD(MSI_OFF</sub> | consumption when MSI is | EN = 1 and | | MSI range 12 to 15 | - | 0.8 | - | | | | _PLLFAST) <sup>(O)</sup> | disabled with PLL accuracy | MSIPLL<br>FAST = 1 | | MSI range 0 to 3 | - | 4.7 | - | | | | | retention | | SMPS | MSI range 4 to 7 | - | 1.4 | - | | | | | | | | MSI range 8 to 11 | - | 1.3 | - | | | | | | MSI range 12 to 15 | | | - | 0.8 | - | | | µA/MHz | | lable | 82. WSI OSC | illator char | acteristics (con | tinuea) | | | | | |-------------------------------------|-------------------------------------------------------------------------------------|------------------------------|---------------------|-------------------|------------------|----------------------|--------------------|----|--| | Symbol | Parameter | | Min | Тур | Max | Unit | | | | | | | | LDO | MSI range 0 to 3 | - | 21 + 2.5<br>µA/MHz | - | | | | | | Continuous | LDO | MSI range 4 to 15 | - | 19 + 2.5<br>μΑ/ΜΗz | - | | | | | (MSI) <sup>(3)</sup> MSI oscillator power consumption Sampling mode <sup>(8)</sup> | Sampling mode <sup>(8)</sup> | SMPS <sup>(9)</sup> | | MSI range 0 to 3 | - | 21 + 1,3<br>µA/MHz | - | | | | | | | MSI range 4 to 15 | - | 19 + 1,3<br>μΑ/ΜΗz | - | | | | I <sub>DD(MSI)</sub> <sup>(3)</sup> | | | | Range 0 to 3 | - | 3 + 2.5<br>μΑ/ΜΗz | - | μA | | | | | | LDO | Range 4 to 15 | - | 1 +<br>2.5µA/<br>MHz | - | | | | | | | SMPS | Range 0 to 3 | - | 3 + 1<br>μΑ/ΜΗz | - | | | | | | SIVIPS | | 1 | | | 1 | | | Range 4 to 15 Table 82. MSI oscillator characteristics<sup>(1)</sup> (continued) - 1. Evaluated by characterization and not tested in production, unless otherwise specified. - 2. In PLL mode, the MSI accuracy is the LSE crystal accuracy. - 3. Specified by design. Not tested in production. - 4. This is a deviation for an individual part once the initial frequency has been measured. - 5. The MSI startup time is the time when the four MSIRCs are in power down. - This delay is the time to switch from one MSIRC to another one. In case the destination MSIRC is in power down, the total delay is t<sub>su(MSI)</sub> + t<sub>switch(MSI)</sub>. - 7. The MSI is in continuous mode when the internal regulator is in voltage range 1, 2 or 3. - 8. The MSI is in sampling mode when MSIBIAS = 1 in RCC\_ICSCR1, and the regulator is in voltage range 4, or when the device is in Stop 1 or Stop 2 mode. - 9. SMPS efficiency in range 1, based on V<sub>CORE</sub> current = 19.4 mA. ## High-speed internal 48 MHz (HSI48) RC oscillator #### Table 83. HSI48 oscillator characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------------------------|-------------------------------------------------|------|-----|------|------| | f <sub>HSI48</sub> | HSI48 frequency after factory calibration | V <sub>DD</sub> = 3.0 V, T <sub>J</sub> = 30 °C | 47.5 | 48 | 48.5 | MHz | Table 83. HSI48 oscillator characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-------|------|------| | TRIM <sub>HSI48</sub> <sup>(1)</sup> | User trimming step | - | - | 0.12 | 0.18 | | | USER TRIM<br>COVERAGE <sup>(2)</sup> | User trimming coverage | ±63 steps | ±4.5 | ±7.56 | - | | | DuCy <sub>HSI48</sub> <sup>(1)</sup> | Duty cycle | - | 45 | - | 55 | | | ACC <sub>HSI48_REL</sub> | Accuracy of the HSI48 oscillator over temperature (factory calibrated) Reference is 3 V and 30 °C <sup>(3)</sup> . | 1.58 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V,<br>T <sub>J</sub> = -40 to 125 °C | -3 | - | 2 | % | | $\Delta_{\text{VDD(HSI48)}}^{(1)}$ | HSI48 frequency drift with V <sub>DD</sub> <sup>(4)</sup> | $3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 0.025 | 0.05 | | | △VDD(HSI48) | | 1.58 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 0.05 | 0.1 | | | N <sub>T</sub> jitter <sup>(1)</sup> | Next transition jitter<br>Accumulated jitter on 28 cycles <sup>(5)</sup> | - | - | ±0.15 | - | ns | | P <sub>T</sub> jitter <sup>(1)</sup> | Paired transition jitter<br>Accumulated jitter on 56 cycles <sup>(5)</sup> | - | - | ±0.25 | - | 113 | | t <sub>su(HSI48)</sub> <sup>(1)</sup> | HSI48 oscillator startup time | - | - | 2.5 | 6 | μs | | I <sub>DD(HSI48)</sub> <sup>(1)</sup> | HSI48 oscillator power consumption | - | - | 350 | 400 | μA | - 1. Specified by design. Not tested in production. - 2. Evaluated by characterization. Not tested in production. - 3. $\Delta f_{HSI} = ACC_{HSI48\_REL} + \Delta V_{DD}$ . - These values are obtained with one of the following formula: (Freq(3.6 V) Freq(3.0 V)) / Freq(3.0 V) or (Freq(3.6 V) Freq(1.58 V)) / Freq(1.58 V). - 5. Jitter measurements are performed without clock source activated in parallel. Figure 34. HSI48 frequency versus temperature ### Low-speed internal (LSI) RC oscillator Table 84. LSI oscillator characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------|---------------------|-----|---------------------|------| | | | $V_{DD}$ = 3.0 V, $T_J$ = 30 °C, LSIPREDIV = 0 | 31.4 | - | 32.6 | | | f <sub>LSI</sub> | LSI frequency | V <sub>DD</sub> = 3.0 V, T <sub>J</sub> = 30 °C, LSIPREDIV = 1 | 0.245 | - | 0.255 | kHz | | | | $1.58 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{T}_{J} = -40 \text{ to } 125 \text{ °C}$ | 30.4 <sup>(1)</sup> | - | 33.6 <sup>(1)</sup> | | | DuCy <sub>LSI</sub> | LSI duty cycle | LSIPREDIV = 1 | - | 50 | - | % | | t <sub>SU(LSI)</sub> (2) | LSI oscillator startup time | - | - | 230 | 260 | | | t <sub>STAB(LSI)</sub> (2) | LSI oscillator stabilization time | 5% of final frequency | - | 230 | 260 | μs | | 1 (2) | LSI oscillator power | LSIPREDIV = 0 | - | 140 | 255 | nA | | I <sub>DD(LSI)</sub> <sup>(2)</sup> | consumption | LSIPREDIV = 1 | - | 130 | 240 | IIA | <sup>1.</sup> Evaluated by characterization. Not tested in production. #### 5.3.10 PLL characteristics The parameters given in the table below are derived from tests performed under temperature and $V_{DD}$ supply voltage conditions summarized in *Table 32*. Table 85. PLL characteristics<sup>(1)</sup> | Symbol | Parameter Conditions | | Min | Тур | Max | Unit | |--------------------------|--------------------------------------------------------|--------------------------------|-----|-----|--------------------|------| | | PLL input clock | - | 4 | - | 16 | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | - | 10 | - | 90 | % | | | | Voltage scaling range 1 | 1 | - | 160 <sup>(2)</sup> | | | f <sub>PLL_OUT</sub> | PLL P, Q, R<br>output clock | Voltage scaling range 2 | 1 | - | 110 | | | | 4 | Voltage scaling range 3 | 1 | - | 55 | MHz | | | PLL VCO output | Voltage scaling range 1, 2 | 128 | - | 544 | | | f <sub>VCO_OUT</sub> | | Voltage scaling range 3 | 128 | - | 330 | | | | | Duty cycle with division 1 | 40 | - | 60 | % | | t <sub>LOCK</sub> (3)(4) | PLL lock time | Integer mode | - | 25 | 50 | 110 | | LOCK, ,, | FLL IOCK UITIE | Fractional mode | - | 40 | 65 | μs | | | RMS cycle-to- | Integer mode, VCO = 544 MHz | - | 20 | - | | | | cycle jitter | Fractional mode, VCO = 544 MHz | - | 70 | - | | | | RMS period jitter | Integer mode, VCO = 544 MHz | - | 35 | - | | | Jitter | Rivio period jiller | Fractional mode, VCO = 544 MHz | - | 45 | - | ±ps | | | Long-term | Integer mode, VCO = 544 MHz | - | 160 | - | | | | jitter <sup>(5)</sup> ,<br>f <sub>PLL_IN</sub> = 8 MHz | Fractional mode, VCO = 544 MHz | ı | 170 | - | | <sup>2.</sup> Specified by design. Not tested in production. Table 85. PLL characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | С | onditions | Min | Тур | Max | Unit | |----------------------|--------------------------------|---------------------------------------------------|------------------------------------------------------|-----|------|-----|------| | | | VCO freq = 160 MHz,<br>1 clock output | Range 1 | - | 370 | - | | | | | VCO freq = 160 MHz,<br>3 clock outputs | Range 1 | - | 390 | - | | | | PLL power | | Range 1 | - | 460 | - | | | I <sub>DD(PLL)</sub> | consumption on V <sub>DD</sub> | consumption on VCO freq = 200 MHz, 1 clock output | Range 2 | - | 435 | - | | | | with LDO | | Range 3 | - | 410 | - | | | | | VCO freq = 336 MHz,<br>1 clock output | Range 1 | - | 710 | - | | | | | VCO freq = 544 MHz,<br>1 clock output | Range 1 | - | 1100 | - | μA | | | | VCO freq = 160 MHz,<br>1 clock output | Range 1, I <sub>VCORE</sub> <sup>(6)</sup> = 19.4 mA | - | 260 | - | μΑ | | | | VCO freq = 160 MHz,<br>3 clock outputs | Range 1, I <sub>VCORE</sub> <sup>(6)</sup> = 19.4 mA | - | 270 | - | | | | PLL power | | Range 1, I <sub>VCORE</sub> <sup>(6)</sup> = 19.4 mA | - | 320 | - | | | I <sub>DD(PLL)</sub> | consumption on V <sub>DD</sub> | VCO freq = 200 MHz,<br>1 clock output | Range 2, I <sub>VCORE</sub> <sup>(6)</sup> = 11.7 mA | - | 300 | - | | | | with SMPS | | Range 3, I <sub>VCORE</sub> <sup>(6)</sup> = 5.74 mA | - | 290 | - | | | | | VCO freq = 336 MHz,<br>1 clock output | Range 1, I <sub>VCORE</sub> <sup>(6)</sup> = 19.4 mA | - | 470 | - | | | | | VCO freq = 544 MHz,<br>1 clock output | Range 1, I <sub>VCORE</sub> <sup>(6)</sup> = 19.4 mA | - | 730 | - | | - 1. Specified by design and not tested in production, unless otherwise specified. - 2. PLL1 output Q and PLL2 output Q can be up to 200 MHz only when selected as OCTOSPI clock. - 3. Evaluated by characterization. Not tested in production. - 4. Lock time is the duration until PLLxRDY flag (2% of final frequency). - 5. Measured on 5000 cycles. - $6. \quad \text{SMPS efficiency based on CoreMark RUN current on V}_{\text{CORE}} \text{ at max frequency of each voltage range}. \\$ ## 5.3.11 Flash memory characteristics Table 86. Flash memory characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Тур | Max <sup>(2)</sup> | Unit | |-------------------|--------------------------|-------------|-----|--------------------|------| | t <sub>prog</sub> | 128-bit programming time | Normal mode | 118 | 118 | 116 | | | 120-bit programming time | Burst mode | 48 | 48 | μs | Table 86. Flash memory characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Тур | Max <sup>(2)</sup> | Unit | |--------------------------------|------------------------------------------|-----------------------------------------|------|--------------------|----------| | + | One 8-Kbyte page programming time | f <sub>AHB</sub> = 160 MHz, normal mode | 60.2 | - | | | <sup>t</sup> prog_page | One o-royte page programming time | f <sub>AHB</sub> = 160 MHz, burst mode | 24.5 | - | | | | One 1-Mbyte bank programming time | f <sub>AHB</sub> = 160 MHz, normal mode | 7710 | - | | | <sup>t</sup> prog_bank | One 1-wbyte bank programming time | f <sub>AHB</sub> = 160 MHz, burst mode | 3140 | - | me | | + | One 8-Kbyte page erase time | 10 k endurance cycles | 1.5 | 2.4 | ms | | t <sub>ERASE</sub> | One o-ruyte page erase time | 100 k endurance cycles | 1.7 | 3.4 | | | | Mass erase time (one bank) | 10 k anduranaa ayalaa | 195 | 308 | | | t <sub>ME</sub> | Mass erase time (two banks) | - 10 k endurance cycles | 390 | 616 | | | | Average consumption from V <sub>DD</sub> | Write mode | 2.1 | - | | | I <sub>DD</sub> <sup>(3)</sup> | Average consumption from v <sub>DD</sub> | Erase mode | 1.3 | - | <br> mΛ | | 'DD` ′ | Maximum aurrent (neak) | Write mode | 2.6 | - | · mA | | | Maximum current (peak) | Erase mode | 3.0 | - | | - 1. Specified by design. Not tested in production. - 2. Evaluated by characterization after cycling. Not tested in production. - 3. Evaluated by characterization. Not tested in production. Table 87. Flash memory endurance and data retention | Symbol | Parameter | Conc | Min <sup>(1)</sup> | Unit | | |------------------|----------------------------------|----------------------------------------------------------|---------------------------------------------------------|------|---------| | N | Endurance | Whole bank | T <sub>A</sub> = -40 to 125 °C | 10 | kcycles | | N <sub>END</sub> | Endurance | Limited to 256 Kbytes per bank | 1 <sub>A</sub> = -40 to 125 C | 100 | KCycles | | | | | T <sub>A</sub> = 85 °C after 1 kcycle <sup>(2)</sup> | 30 | | | | Whole bank | T <sub>A</sub> = 105 °C after 1 kcycle <sup>(2)</sup> | 15 | | | | | | T <sub>A</sub> = 125 °C after 1 kcycle <sup>(2)</sup> | 10 | | | | | | T <sub>A</sub> = 55 °C after 10 kcycles <sup>(2)</sup> | 30 | | | | t <sub>RET</sub> | Data retention | | T <sub>A</sub> = 85 °C after 10 kcycles <sup>(2)</sup> | 15 | Years | | | | | T <sub>A</sub> = 105 °C after 10 kcycles <sup>(2)</sup> | 10 | | | | | | T <sub>A</sub> = 55 °C after 100 kcycles <sup>(2)</sup> | 30 | | | | Limited to 256 Kbytes per bank T | T <sub>A</sub> = 85 °C after 100 kcycles <sup>(2)</sup> | 15 | | | | | | T <sub>A</sub> = 105 °C after 100 kcycles <sup>(2)</sup> | 10 | | | - 1. Evaluated by characterization. Not tested in production. - 2. Cycling performed over the whole temperature range. #### 5.3.12 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling two LEDs through the I/O ports), the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs as follows: - Electrostatic discharge (ESD) (positive and negative): applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB (fast transient voltage burst) (positive and negative): applied to VDD and VSS pins through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in the table below. They are based on the EMS levels and classes defined in application note *EMC design guide for STM8, STM32 and Legacy MCUs (AN1709)*. | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 160 MHz,<br>BGA169 conforming to IEC 61000-4-2 | 3B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 160 MHz,<br>BGA169 conforming to IEC 61000-4-4 | 5A | **Table 88. EMS characteristics** #### Designing hardened software to avoid noise problems The EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. Note that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for the application. #### **Software recommendations** The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring. See application note *Software techniques for improving microcontrollers EMC performance* (AN1015) for more details. #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device is monitored while a simple application is executed (toggling two LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard that specifies the test board and the pin loading. | | | | O. HOE O = a.i.a. HCTK | | | |------------------|----------------------|--------------------------------------------------|--------------------------|-------|------| | Symbol | Parameter | Conditions | Monitored frequency band | Value | Unit | | | | | 0.1 MHz to 30 MHz | 5 | | | | Peak <sup>(1)</sup> | V <sub>DD</sub> = 3.6 V, T <sub>A =</sub> 25 °C, | 30 MHz to 130 MHz | 6 | 4D\/ | | S <sub>EMI</sub> | BGA169 | BGA169 package compliant with IEC 61967-2 | 130 MHz to 1 GHz | 6 | dΒμV | | | | | 1 GHz to 2 GHz | 7 | | | | Level <sup>(2)</sup> | | 0.1 MHz to 2 GHz | 2 | _ | Table 89. EMI characteristics for $f_{HSE}$ = 8 MHz and $f_{HCLK}$ = 160 MHz ### 5.3.13 Electrical sensitivity characteristics Based on three different tests (ESD, latch-up) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### **Electrostatic discharge (ESD)** Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/JEDEC standard. Table 90. ESD absolute maximum ratings<sup>(1)</sup> | Symbol | Ratings | Conditions | Packages | Class | Max<br>value | Unit | |-----------------------|-------------------------------------------------------|-----------------------------------------------------------------|---------------------------------|-------|--------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = 25 °C, conforming to<br>ANSI/ESDA/JEDEC JS-001 | All | 2 | 2000 | | | | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = 25 °C, conforming to<br>ANSI/ESDA/JEDEC JS-002 | LQFP100<br>LQFP144 | C1 | 250 | | | V <sub>ESD(CDM)</sub> | | | UFQFPN48<br>LQFP48<br>LQFP64 | C2a | 500 | V | | | | | WLCSP90<br>UFBGA132<br>UFBGA169 | C2b | 750 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. DS13737 Rev 9 221/341 Refer to the EMI radiated test section of the application note EMC design guide for STM8, STM32 and Legacy MCUs (AN1709). Refer to the EMI level classification section of the application note EMC design guide for STM8, STM32 and Legacy MCUs (AN1709). #### Static latch-up The following complementary static tests are required on three parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78E IC latch-up standard. Table 91. Electrical sensitivities<sup>(1)</sup> | Symbol | Parameter | Conditions | Class | |--------|-----------------------|-----------------------------------------------|-------| | LU | Static latch-up class | T <sub>J</sub> = 130 °C conforming to JESD78E | 2 | <sup>1.</sup> Evaluated by characterization. Not tested in production. ### 5.3.14 I/O current injection characteristics As a general rule, the current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DDIOx}$ (for standard, 3.3 V-capable I/O pins) must be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller if abnormal injection accidentally happens, some susceptibility tests are performed on a sample basis during the device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating-input mode. While this current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out-of-range parameter, such as an ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A/+0 $\mu$ A range), or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in the table below. The negative induced leakage current is caused by the negative injection. The positive induced leakage current is caused by the positive injection. Table 92. I/O current injection susceptibility (1)(2) | Symbol | Description | Functional susceptibility | | | | |------------------|--------------------------------------------------------------------------------------------------|---------------------------|--------------------|------|--| | Syllibol | Description | Negative injection | Positive injection | Unit | | | I <sub>INJ</sub> | Injected current on OPAMP1_VINM,<br>OPAMP2_VINM, PA4, PA5, PB0, PE7, PB15,<br>PC11, and PD0 pins | 0 | 0 | mA | | | | Injected current on all other pins | 5 | N/A | | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> The I/O structure options listed in this table can be a concatenation of options including the option explicitly listed. For instance TT\_a refers to any TT I/O with \_a option. TT\_xx refers to any TT I/O and FT\_xx refers to any FT I/O. ## 5.3.15 I/O port characteristics ### General input/output characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the conditions summarized in *Table 32*. All I/Os are designed as CMOS- and TTL-compliant. Note: For information on GPIO configuration, refer to the application note 'STM32 GPIO configuration for hardware settings and low-power consumption' (AN4899). Table 93. I/O static characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Мах | Unit | |--------------------------------|------------------------------------|-------------------------------------|------------------------------------------------|-----|----------------------------------------|------| | | | 1.08 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | i | 0.3 V <sub>DDIOx</sub> | | | V <sub>IL</sub> <sup>(2)</sup> | I/O input<br>low-level<br>voltage | All I/Os except FT_c | 1 | i | 0.38 V <sub>DDIOx</sub> <sup>(3)</sup> | | | | | FT_c I/Os | - | - | 0.3 V <sub>DDIOx</sub> | V | | | | 1.08 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | 0.7 V <sub>DDIOx</sub> | - | - | V | | V <sub>IH</sub> (2) | I/O input<br>high-level<br>voltage | All I/Os except FT_c | 0.5 V <sub>DDIOx</sub><br>+ 0.2 <sup>(3)</sup> | - | - | | | | 3 | FT_c I/Os | 0.7 V <sub>DDIOx</sub> | - | - | | | V <sub>hys</sub> (3) | Input<br>hysteresis | TT_xx, FT_xx I/Os | - | 250 | - | mV | Table 93. I/O static characteristics<sup>(1)</sup> (continued) | Table 93. I/O static characteristics (** (continued) | | | | | | | |------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Parameter | c | onditions | Min | Тур | Max | Unit | | | | $V_{IN} \le Max (V_{DDXXX})^{(5)}$ | - | - | 150 | | | | 1 1_C, 1 1_U, 1 1_U, | $\begin{aligned} & \text{Max } (V_{\text{DDXXX}}) < V_{\text{IN}} \\ & \leq \text{Max } (V_{\text{DDXXX}}) + 1 \ V^{(6)} \end{aligned}$ | - | - | 2000 | | | | 11_5, 11_2 | Max $(V_{DDXXX})$ + 1 V < $V_{IN}$<br>≤ 5.5 $V^{(6)}$ | - | - | 500 | | | | | $V_{IN} \le Max (V_{DDXXX})^{(5)}$ | - | - | 150 | | | | FT_o I/Os<br>Rev. X | $\begin{aligned} & \text{Max} \; (\text{V}_{\text{DDXXX}}) < \text{V}_{\text{IN}} \\ & \leq \text{Max} \; (\text{V}_{\text{DDXXX}}) + 1 \; \text{V}^{(6)} \end{aligned}$ | | - | 2000 | | | | | Max (V <sub>DDXXX</sub> ) + 1 V < V <sub>IN</sub><br>≤ 5.5 V <sup>(6)</sup> | - | - | 500 | | | | akage | $V_{IN} \le Max (V_{DDXXX})^{(5)}$ | - | - | 50 | | | Input leakage current | | $\begin{aligned} & \text{Max } (V_{\text{DDXXX}}) < V_{\text{IN}} \\ & \leq \text{Max } (V_{\text{DDXXX}}) + 1 \ V^{(6)} \end{aligned}$ | | - | 500 | | | | | Max (V <sub>DDXXX</sub> ) + 1 V < V <sub>IN</sub><br>≤ 5.5 V <sup>(6)</sup> | - | - | 200 | | | | | $V_{IN} \le Max (V_{DDXXX})^{(5)}$ | - | - | 200 | nA | | | FT_u I/Os | $\begin{aligned} & \text{Max } (V_{\text{DDXXX}}) < V_{\text{IN}} \\ & \leq \text{Max } (V_{\text{DDXXX}}) + 1 \ V^{(6)} \end{aligned}$ | - | - | 2500 | | | | | Max (V <sub>DDXXX</sub> ) + 1 V < V <sub>IN</sub><br>≤ 5.5 V <sup>(6)</sup> | - | - | 500 | | | | ET 01/00 | V <sub>IN</sub> ≤ Max (V <sub>DDXXX</sub> ) | - | - | 1500 | | | | F1_C1/OS | $Max (V_{DDXXX}) < V_{IN} \le 5 V^{(6)}$ | - | - | 2000 | | | | ET d I/Oo | V <sub>IN</sub> ≤ Max (V <sub>DDXXX</sub> ) | - | - | 1500 | | | | | Max $(V_{DDXXX}) < V_{IN} \le 5.5 V^{(6)}$ | - | - | 5000 | | | | | V <sub>IN</sub> ≤ Max (V <sub>DDXXX</sub> ) | - | - | 300 | | | | FT_t I/Os | $\begin{aligned} & \text{Max } (V_{\text{DDXXX}}) < V_{\text{IN}} \\ & \leq \text{Max } (V_{\text{DDXXX}}) + 1 \ V^{(6)} \end{aligned}$ | - | - | 3000 | | | | | Max (V <sub>DDXXX</sub> ) + 1 V < V <sub>IN</sub><br>≤ 5.5 V <sup>(6)</sup> | - | - | 600 | | | | Input<br>leakage | Parameter All I/Os except FT_u, FT_c, FT_d, FT_o, FT_t, TT_xx FT_o I/Os Rev. X FT_o I/Os Other revisions Input leakage current FT_u I/Os FT_t I/Os FT_t I/Os | $ \begin{array}{ c c c } \hline \textbf{Parameter} & \textbf{Conditions} \\ \hline \\ All I/Os except FT\_u, \\ FT\_c, FT\_d, FT\_o, \\ FT\_t, TT\_xx \\ \hline \\ \hline \\ & & & & & & & & & & & & & & &$ | $ \begin{array}{ c c c c } \hline \textbf{Parameter} & \textbf{Conditions} & \textbf{Min} \\ \hline \\ All I/Os except FT_u, \\ FT_c, FT_d, FT_o, \\ FT_t, TT_xx & \hline \\ & & & & & & & & & & & & & & & & &$ | $ \begin{array}{ c c c c } \hline \textbf{Parameter} & \textbf{Conditions} & \textbf{Min} & \textbf{Typ} \\ \hline \\ All I/Os except FT\_u, \\ FT\_c, FT\_d, FT\_u, \\ FT\_t, TT\_xx & \hline \\ \hline \\ Max (V_{DDXXX}) < V_{IN} \\ \leq Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\ \hline \\ Max (V_{DDXXX}) + 1 \ V < V_{IN} \\ \leq S.5 \ V^{(6)} & - & - \\$ | Parameter Conditions | Table 93. I/O static characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | С | Conditions | | Тур | Мах | Unit | |-----------------|------------------------------------------------|---------------------------------------------|------------------------------|----|-----|-----|------| | Input leakage | TT_xx I/Os except<br>OPAMPx_VINM<br>(x = 1, 2) | V <sub>IN</sub> ≤ Max (V <sub>DDXXX</sub> ) | - | - | 500 | nA | | | (=)(-) | current | OPAMPx_VINM (x = 1) current | , 2) dedicated input leakage | - | - | (7) | | | R <sub>PU</sub> | Weak<br>pull-up<br>equivalent | | - | | 40 | 50 | kΩ | | R <sub>PD</sub> | Weak<br>pull-down<br>equivalent | | - | 30 | 40 | 50 | K12 | | C <sub>IO</sub> | I/O pin<br>capacitance | | - | - | 5 | - | pF | The I/O structure options listed in this table can be a concatenation of options including the option explicitly listed. For instance TT\_a refers to any TT I/O with \_a option. TT\_xx refers to any TT I/O and FT\_xx refers to any FT I/O. - 2. Refer to Figure 35: I/O input characteristics (all I/Os except BOOT0 and FT\_c). - 3. Specified by design. Not tested in production. - This parameter represents the pad leakage of the I/O itself. The total product pad leakage is provided by the following formula: I<sub>Total\_lleak\_max</sub> = 10 μA+ [number of I/Os where V<sub>IN</sub> is applied on the pad] x I<sub>Ikg</sub> max. - Max (V<sub>DDXXX</sub>) is the maximum value of all the I/O supplies. The I/O supplies depend on the I/O structure options, as described in Table 25: Legend/abbreviations used in the pinout table. - To sustain a voltage higher than Min (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>DDIO2</sub>) +0.3 V, the internal pull-up and pull-down resistors must be disabled. - 7. Refer to I<sub>bias</sub> in the OPAMP characteristics table for the values of the OPAMP dedicated input leakage current. - 8. The pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in the figure below. Figure 35. I/O input characteristics (all I/Os except BOOT0 and FT\_c) #### **Output driving current** The GPIOs (except PC13, PC14, PC15) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OL}/V_{OH}$ ). PC13, PC14, PC15 are limited in source capability: $\pm 3$ mA shared between the three I/Os. These GPIOs have the same sink capability than other GPIOs. In the user application, the number of I/O pins tat can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2: Absolute maximum ratings*: - The sum of the currents sourced by all the I/Os on V<sub>DDIOx</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 30: Current characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 30: Current characteristics*). #### **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 32*. All I/Os are CMOS- and TTL-compliant (FT OR TT unless otherwise specified). Table 94. Output voltage characteristics (all I/Os except FT\_t I/Os in $V_{BAT}$ mode, and FT\_o I/Os<sup>(1)</sup>)<sup>(2)(3)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------|-----|------| | V <sub>OL</sub> | Output low-level voltage | CMOS port <sup>(4)</sup> , I <sub>IO</sub> = 8 mA, | - | 0.4 | | | V <sub>OH</sub> | Output high-level voltage | $2.7 \text{ V} \le \text{V}_{\text{DDIOx}} \le 3.6 \text{ V}$ | V <sub>DDIOx</sub> - 0.4 | - | | | V <sub>OL</sub> <sup>(5)</sup> | Output low-level voltage | TTL port <sup>(4)</sup> , $ I_{IO} = 8 \text{ mA}$ , | - | 0.4 | | | V <sub>OH</sub> <sup>(5)</sup> | Output high-level voltage | $2.7 \text{ V} \le \text{V}_{\text{DDIOx}} \le 3.6 \text{ V}$ | 2.4 | - | | | V <sub>OL</sub> <sup>(5)</sup> | Output low-level voltage | All I/Os, I <sub>IO</sub> = 20 mA, | - | 1.3 | | | V <sub>OH</sub> <sup>(5)</sup> | Output high-level voltage | $2.7 \text{ V} \le \text{V}_{\text{DDIOx}} \le 3.6 \text{ V}$ | V <sub>DDIOx</sub> - 1.3 | - | | | V <sub>OL</sub> <sup>(5)</sup> | Output low-level voltage | I <sub>IO</sub> = 4 mA, | - | 0.4 | | | V <sub>OH</sub> <sup>(5)</sup> | Output high-level voltage | $1.58 \text{ V} \le \text{V}_{\text{DDIOX}} \le 3.6 \text{ V}$ | V <sub>DDIOx</sub> - 0.4 | - | V | | V <sub>OL</sub> <sup>(5)</sup> | Output low-level voltage | I <sub>IO</sub> = 1 mA, | - | 0.4 | | | V <sub>OH</sub> <sup>(5)</sup> | Output high-level voltage | $1.08 \text{ V} \le \text{V}_{\text{DDIOx}} < 3.6 \text{ V}$ | V <sub>DDIOx</sub> - 0.4 | - | | | | | I <sub>IO</sub> = 20 mA,<br>2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 0.4 | | | V <sub>OLFM+</sub> <sup>(5)</sup> | Output low-level voltage for a FT_f I/O pin in FM+ mode | I <sub>IO</sub> = 10 mA,<br>1.58 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 0.4 | | | | | $ I_{IO} = 2 \text{ mA},$<br>1.08 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V | - | 0.4 | | FT\_t I/O characteristics are degraded only in V<sub>BAT</sub> mode (refer to *Table 95*). FT\_o I/O characteristics are provided in this table for revision X devices. FT\_o I/O characteristics are provided in *Table 95* for all other device revisions. Table 95. Output voltage characteristics for FT\_t I/Os in V<sub>BAT</sub> mode, and for FT\_o I/Os<sup>(1)</sup> (2) | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|---------------------------|---------------------------------------------------------------------------|-----------------------|-----|------| | V <sub>OL</sub> | Output low-level voltage | $ I_{IO} = 0.5 \text{ mA}, 2.7 \text{ V} \le V_{SW} \le 3.6 \text{ V}$ | - | 0.4 | | | V <sub>OH</sub> | Output high-level voltage | 110 - 0.5 111A, 2.7 V = VSW = 5.0 V | V <sub>SW</sub> - 0.4 | - | V | | V <sub>OL</sub> | Output low-level voltage | $ I_{IO} = 0.25 \text{ mA}, 1.58 \text{ V} \le V_{SW} \le 3.6 \text{ V}$ | - | 0.4 | v | | V <sub>OH</sub> | Output high-level voltage | 11101 - 0.23 MA, 1.30 V 3 V <sub>SW</sub> 3 3.0 V | V <sub>SW</sub> - 0.4 | - | | <sup>1.</sup> Specified by design. Not tested in production. <sup>2.</sup> FT\_o I/Os output voltage characteristics are provided in *Table 94* for revision X devices. <sup>2.</sup> The I/O structure options listed in this table can be a concatenation of options including the option explicitly listed. For instance TT\_a refers to any TT I/O with \_a option. TT\_xx refers to any TT I/O and FT\_xx refers to any FT I/O. The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 30:* Current characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. <sup>4.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>5.</sup> Specified by design. Not tested in production. ### **Output AC characteristics** The definition and values of output AC characteristics are given in *Figure 36: Output AC characteristics definition* and in the table below respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 32*. Table 96. Output AC characteristics, HSLV OFF (all I/Os except FT\_c, FT\_t in $V_{BAT}$ mode and FT\_o I/Os $^{(1)}$ ) $^{(2)(3)(4)}$ | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------|--------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|---------|--| | | | | C <sub>L</sub> = 50 pF, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 12.5 | | | | | | | C <sub>L</sub> = 50 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 5 | | | | | Fmax | Maximum frequency | C <sub>L</sub> = 50 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 1 | MHz | | | | Fillax | all I/Os | C <sub>L</sub> = 10 pF, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 12.5 | IVII IZ | | | | | | $C_L = 10 \text{ pF}, 1.58 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 5 | | | | 00 | | | $C_L = 10 \text{ pF}, 1.08 \text{ V} \le V_{DDIOX} < 1.58 \text{ V}$ | - | 1 | | | | | | | $C_L = 50 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 17 | | | | | | t <sub>r</sub> /t <sub>f</sub> Output rise and fall time all I/Os | $C_L = 50 \text{ pF}, 1.58 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 33 | | | | | t /t. | | $C_L = 50 \text{ pF}, 1.08 \text{ V} \le V_{DDIOX} < 1.58 \text{ V}$ | - | 85 | ns - | | | | rt, et | | $C_L = 10 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 12.5 | 113 | | | | | | $C_L = 10 \text{ pF}, 1.58 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 25 | | | | | | | $C_L = 10 \text{ pF}, 1.08 \text{ V} \le V_{DDIOX} < 1.58 \text{ V}$ | - | 50 | | | | | | Maximum frequency | $C_L = 30 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 55 | | | | | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 12.5 | | | | | Fmax | | $C_L = 30 \text{ pF}, 1.08 \text{ V} \le V_{DDIOX} < 1.58 \text{ V}$ | - | 2.5 | MHz | | | | Tillax | all I/Os | $C_L = 10 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 55 | | | | | | | $C_L = 10 \text{ pF}, 1.58 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 12.5 | ] | | | 01 | | | $C_L = 10 \text{ pF}, 1.08 \text{ V} \le V_{DDIOX} \le 1.58 \text{ V}$ | - | 2.5 | | | | 01 | | | $C_L = 30 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 5.8 | | | | | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 10 | | | | | t <sub>r</sub> /t <sub>f</sub> | Output rise and fall time | $C_L = 30 \text{ pF}, 1.08 \text{ V} \le V_{DDIOx} < 1.58 \text{ V}$ | - | 18 | ns | | | | | t <sub>r</sub> /t <sub>f</sub> all I/Os | $C_L = 10 \text{ pF}, 2.7 \text{ V} \le V_{DDIOX} \le 3.6 \text{ V}$ | - | 4.2 | | | | | | | $C_L = 10 \text{ pF}, 1.58 \text{ V} \le \text{V}_{\text{DDIOX}} < 2.7 \text{ V}$ | - | 7.5 | | | | | | | $C_L = 10 \text{ pF}, 1.08 \text{ V} \le V_{DDIOX} < 1.58 \text{ V}$ | - | 12 | | | Table 96. Output AC characteristics, HSLV OFF (all I/Os except FT\_c, FT\_t in $V_{BAT}$ mode and FT\_o I/Os<sup>(1)</sup>)<sup>(2)(3)(4)</sup> (continued) | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------|--------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|-----|--------------------|--------|--| | | | | $C_L = 30 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 100 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 30 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 33 <sup>(5)</sup> | | | | | Гтоги | Maximum frequency | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 5 | | | | | Fmax | all I/Os | C <sub>L</sub> = 10 pF, 2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 133 <sup>(5)</sup> | MHz | | | | | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 40 <sup>(5)</sup> | | | | 10 | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 5 | | | | 10 | | | C <sub>L</sub> = 30 pF, 2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 3.3 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 30 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 6.0 <sup>(5)</sup> | | | | | 4 /4 | Output rise and fall time | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 13.3 | ] | | | | t <sub>r</sub> /t <sub>f</sub> | all I/Os | C <sub>L</sub> = 10 pF, 2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 2 <sup>(5)</sup> | ns | | | | | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 4.1 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 9.2 | | | | | | | C <sub>L</sub> = 30 pF, 2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 100 <sup>(5)</sup> | | | | | | Maximum frequency All I/Os except FT_c, FT_v, and TT_v | C <sub>L</sub> = 30 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 33 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 5 | | | | | | | C <sub>L</sub> = 10 pF, 2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 133 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 40 <sup>(5)</sup> | | | | | Fmax | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 5 | MHz | | | | Fillax | | C <sub>L</sub> = 30 pF, 2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 140 <sup>(5)</sup> | IVIITZ | | | | | | C <sub>L</sub> = 30 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 40 <sup>(5)</sup> | | | | 11 | | Maximum frequency | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 5 | | | | 11 | | FT_v and TT_v I/Os | C <sub>L</sub> = 10 pF, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 166 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 50 <sup>(5)</sup> | | | | | | | $C_L = 10 \text{ pF}, 1.08 \text{ V} \le V_{DDIOX} < 1.58 \text{ V}$ | - | 5 | | | | | | | $C_L = 30 \text{ pF}, 2.7 \text{ V} \le V_{DDIOX} \le 3.6 \text{ V}$ | - | 3.3 <sup>(5)</sup> | | | | | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le V_{DDIOx} < 2.7 \text{ V}$ | - | 6.0 <sup>(5)</sup> | 1 | | | | t <sub>r</sub> /t <sub>f</sub> | Output rise and fall time | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOX</sub> < 1.58 V | - | 13.3 | ns | | | | ا لرا ل | All I/Os except FT_c, FT_v, and TT_v | C <sub>L</sub> = 10 pF, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | | 2.0 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOX</sub> < 2.7 V | | 4.1 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOX</sub> < 1.58 V | | 9.2 | | | Table 96. Output AC characteristics, HSLV OFF (all I/Os except FT\_c, FT\_t in $V_{BAT}$ mode and FT\_o I/Os<sup>(1)</sup>)(2)(3)(4) (continued) | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | |----------|--------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------|-----|---------------------|------| | | | | C <sub>L</sub> = 30 pF, 2.7 V ≤ V <sub>DDIOx</sub> ≤ 3.6 V | - | 2.5 <sup>(5)</sup> | | | | | | C <sub>L</sub> = 30 pF, 1.58 V ≤ V <sub>DDIOX</sub> < 2.7 V | - | 5.0 <sup>(5)</sup> | | | 11 | 1.4 | Output rise and fall time | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 11 | | | (cont'd) | I <sub>r</sub> /I <sub>f</sub> | t <sub>r</sub> /t <sub>f</sub> FT_v and TT_v I/Os | C <sub>L</sub> = 10 pF, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 1.66 <sup>(5)</sup> | ns | | | | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 3.1 <sup>(5)</sup> | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 7 | | | | Fmax | Maximum frequency | C <sub>L</sub> = 550 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 3.6 V | - | 1 | MHz | | | | | C <sub>L</sub> = 100 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 3.6 V | - | 50 | | | Fm+ | | t <sub>f</sub> Output fall time <sup>(6)</sup> | C <sub>L</sub> = 100 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 80 | no | | | Чf | | $C_L = 550 \text{ pF}, 1.58 \text{ V} \le \text{V}_{DDIOx} < 3.6 \text{ V}$ | - | 100 | ns | | | | | C <sub>L</sub> = 550 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 220 | | FT\_t I/O characteristics are degraded only in V<sub>BAT</sub> mode (refer to *Table 99*). FT\_o I/O characteristics are provided in this table for revision X devices. FT\_o I/O characteristics are provided in *Table 99* for all other device revisions. - 4. Specified by design. Not tested in production. - 5. Compensation system enabled. - 6. The fall time is defined between 70% and 30% of the output waveform accordingly to I<sup>2</sup>C specification. Table 97. Output AC characteristics, HSLV ON (all I/Os except FT\_c)<sup>(1)(2)(3)(4)</sup> | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------|--------|----------------------------------------------------------|---------------------------------------------------------------------|-----|-----|--------|--| | | | | $C_L = 50 \text{ pF}, 1.58 \text{ V} \le V_{DDIOx} < 2.7 \text{ V}$ | - | 10 | | | | | Emay | Fmax Maximum frequency | C <sub>L</sub> = 50 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 4 | MHz | | | | Fillax | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 15 | IVIITZ | | | 00 | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOX</sub> < 1.58 V | - | - 4 | | | | 00 | | t <sub>r</sub> /t <sub>f</sub> Output rise and fall time | $C_L = 50 \text{ pF}, 1.58 \text{ V} \le V_{DDIOX} < 2.7 \text{ V}$ | - | 18 | | | | | + /+ | | C <sub>L</sub> = 50 pF, 1.08 V ≤ V <sub>DDIOX</sub> < 1.58 V | - | 32 | no | | | | ५७ ५ | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOX</sub> < 2.7 V | - | 12 | ns | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 21 | | | <sup>2.</sup> The I/O structure options listed in this table can be a concatenation of options including the option explicitly listed. For instance TT\_a refers to any TT I/O with \_a option. TT\_xx refers to any TT I/O and FT\_xx refers to any FT I/O. <sup>3.</sup> The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the product reference manual for a description of GPIO port configuration register. Table 97. Output AC characteristics, HSLV ON (all I/Os except FT\_c)<sup>(1)(2)(3)(4)</sup> (continued) | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------|--------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------|-----|--------------------|--------|--| | | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le V_{DDIOx} < 2.7 \text{ V}$ | - | 50 | | | | | Fmax | Maximum frequency | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 10 | MHz | | | | Fillax | Maximum frequency | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 67 | IVITZ | | | 01 | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 10 | | | | 01 | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le V_{DDIOx} < 2.7 \text{ V}$ | - | 5.3 | | | | | + /+ | Output rice and fall time | $C_L = 30 \text{ pF}, 1.08 \text{ V} \le \text{V}_{\text{DDIOx}} < 1.58 \text{ V}$ | - | 10.6 | no | | | | t <sub>r</sub> /t <sub>f</sub> | Output rise and fall time | $C_L = 10 \text{ pF}, 1.58 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$ | - | 3.1 | ns | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 5.6 | | | | | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$ | - | 75 <sup>(5)</sup> | | | | | Fmax | Maximum fraguancy | $C_L = 30 \text{ pF}, 1.08 \text{ V} \le V_{DDIOx} < 1.58 \text{ V}$ | - | 15 | MHz | | | | Fillax | Maximum frequency | $C_L = 10 \text{ pF}, 1.58 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$ | - | 100 <sup>(5)</sup> | IVIITZ | | | 10 | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 15 | | | | 10 | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$ | - | 4.4 <sup>(5)</sup> | | | | | 4 /4 | Output rise and fall time | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 9.6 | ns | | | | \r' \t | t <sub>r</sub> /t <sub>f</sub> Output rise and fall time | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 2.2 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 4.7 | | | | | | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$ | - | 75 <sup>(5)</sup> | | | | | | Maximum frequency All I/Os except FT_c, FT_v, and TT_v | $C_L = 30 \text{ pF}, 1.08 \text{ V} \le V_{DDIOx} < 1.58 \text{ V}$ | - | 15 | | | | | | | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 100 <sup>(5)</sup> | | | | 11 | Fmay | _ | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 15 | NALI- | | | " | Fmax | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le \text{V}_{\text{DDIOx}} < 2.7 \text{ V}$ | - | 110 <sup>(5)</sup> | MHz | | | | | Maximum frequency | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 25 | | | | | | FT_v and TT_v I/Os | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 150 <sup>(5)</sup> | | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 25 | | | | | | | C <sub>L</sub> = 30 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 4.4 <sup>(5)</sup> | | | | | | Output rise and fall time | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 9.6 | | | | | | All I/Os except FT_c, FT_v, and TT_v | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 2.2 <sup>(5)</sup> | | | | 11 | 1 /4 | _ | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 4.7 | | | | 11 | t <sub>r</sub> /t <sub>f</sub> | | $C_L = 30 \text{ pF}, 1.58 \text{ V} \le V_{DDIOx} < 2.7 \text{ V}$ | - | 3.0 <sup>(5)</sup> | ns | | | | | Output rise and fall time | C <sub>L</sub> = 30 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 6.6 | ] ] | | | | | FT_v and TT_v I/Os | C <sub>L</sub> = 10 pF, 1.58 V ≤ V <sub>DDIOx</sub> < 2.7 V | - | 1.6 <sup>(5)</sup> | 1 | | | | | | C <sub>L</sub> = 10 pF, 1.08 V ≤ V <sub>DDIOx</sub> < 1.58 V | - | 3.4 | | | <sup>1.</sup> The I/O structure options listed in this table can be a concatenation of options including the option explicitly listed. For instance TT\_a refers to any TT I/O with \_a option. TT\_xx refers to any TT I/O and FT\_xx refers to any FT I/O. <sup>2.</sup> The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the product reference manual for a description of GPIO port configuration register. 231/341 - 3. Specified by design. Not tested in production. - 4. FT\_t I/O characteristics are degraded only in $V_{BAT}$ mode (refer to *Table 99*). - 5. Compensation system enabled. Table 98. Output AC characteristics for FT\_c I/Os<sup>(1)(2)</sup> | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | | | |-------|------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------|-----|-----| | | Fmax | Maximum fraguancy | All I/Os, $C_L = 50 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 10 | MHz | | | | 00 | Fillax | | All I/Os, $C_L = 50 \text{ pF}$ , 1.58 $V \le V_{DDIOx} < 2.7 \text{ V}$ | - | 5 | IVII IZ | | | | 00 | + /+ | Output rise and fall time | All I/Os, $C_L = 50 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 33 | ne | | | | | ι <sub>r</sub> /ι <sub>f</sub> | t <sub>r</sub> /t <sub>f</sub> Outpu | Output rise and fail time | All I/Os, $C_L = 50 \text{ pF}$ , 1.58 $V \le V_{DDIOx} < 2.7 \text{ V}$ | - | 66 | ns | | | | Fmax | Emay | Emay M | Maximum frequency | All I/Os, $C_L = 50 \text{ pF}$ , $2.7 \text{ V} \le \text{V}_{DDIOx} \le 3.6 \text{ V}$ | - | 25 | MHz | | 01 | | i maximum nequency | All I/Os, $C_L = 50 \text{ pF}$ , 1.58 $V \le V_{DDIOx} < 2.7 \text{ V}$ | - | 10 | IVII IZ | | | | 01 | t <sub>r</sub> /t <sub>f</sub> Out | Output rise and fall time | All I/Os, $C_L = 50 \text{ pF}, 2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 13 | no | | | | | | Output rise and rail time | All I/Os, $C_L = 50 \text{ pF}$ , 1.58 $V \le V_{DDIOx} < 2.7 \text{ V}$ | - | 33 | ns | | | | | Fmax | Maximum frequency | All I/Os, $C_L = 50 \text{ pF}$ , $2.7 \text{ V} \le \text{V}_{DDIOx} \le 3.6 \text{ V}$ | - | 40 | MHz | | | | 1x | Fillax | waximum nequency | All I/Os, $C_L = 50 \text{ pF}$ , $1.58 \text{ V} \le \text{V}_{DDIOx} < 2.7 \text{ V}$ | - | 20 | IVII IZ | | | | | t <sub>r</sub> /t <sub>f</sub> | Output rise and fall time | All I/Os, $C_L = 50 \text{ pF}$ , $2.7 \text{ V} \le V_{DDIOx} \le 3.6 \text{ V}$ | - | 8 | ns | | | | | | t <sub>r</sub> /t <sub>f</sub> Output rise ar | Output rise and rail time | All I/Os, $C_L = 50 \text{ pF}$ , $1.58 \text{ V} \le V_{DDIOx} < 2.7 \text{ V}$ | - | 17 | 113 | | <sup>1.</sup> Specified by design. Not tested in production. Table 99. Output AC characteristics for FT\_t I/Os in V<sub>BAT</sub> mode, and for FT\_o I/Os<sup>(1)(2)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|---------------------------|-------------------------------------------------------------------|-----|------|------| | Fmax | Maximum frequency | $C_L = 50 \text{ pF}, 2.7 \text{ V} \le V_{SW} \le 3.6 \text{ V}$ | - | 0.5 | MHz | | | | $C_L = 50 \text{ pF}, 1.58 \text{ V} \le V_{SW} < 2.7 \text{ V}$ | - | 0.25 | | | t <sub>r</sub> /t <sub>f</sub> | Output rise and fall time | $C_L = 50 \text{ pF}, 2.7 \text{ V} \le V_{SW} \le 3.6 \text{ V}$ | - | 400 | ne | | | | $C_L = 50 \text{ pF}, 1.58 \text{ V} \le V_{SW} < 2.7 \text{ V}$ | - | 900 | ns | <sup>1.</sup> Specified by design. Not tested in production. <sup>2.</sup> The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the product reference manual for a description of GPIO port configuration register. <sup>2.</sup> FT\_o I/Os output AC characteristics are provided in *Table 96* for revision X devices. Figure 36. Output AC characteristics definition ### 5.3.16 NRST pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, $R_{\text{PU}}$ . Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 32*. | | 14510 1001111 | | | | | | | | | | | | | |------------------------|-------------------------------------------------|------------------------------------------------------|-----------------------|-----|-----------------------|------|--|--|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | | | V <sub>IL(NRST)</sub> | NRST input low-level voltage | - | - | - | 0.3 x V <sub>DD</sub> | V | | | | | | | | | V <sub>IH(NRST)</sub> | NRST input high-level voltage | - | 0.7 x V <sub>DD</sub> | - | - | ľ | | | | | | | | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | | | | | | | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 30 | 40 | 50 | kΩ | | | | | | | | | t <sub>F(NRST)</sub> | NRST input filtered pulse | - | - | - | 50 | | | | | | | | | | t <sub>NF(NRST)</sub> | NDST input not filtered pulse | $1.71 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | 330 | - | - | ns | | | | | | | | | | NRST input not-filtered pulse | 1.58 V ≤ V <sub>DD</sub> ≤ 3.6 V | 1000 | _ | - | | | | | | | | | Table 100. NRST pin characteristics<sup>(1)</sup> <sup>1.</sup> Specified by design. Not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Figure 37. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in the above table. Otherwise the reset is not taken into account by the device. - 3. The external capacitor on NRST must be placed as close as possible to the device. ### 5.3.17 Extended interrupt and event controller input (EXTI) characteristics The pulse on the interrupt input must have a minimal length in order to guarantee that it is detected by the event controller. Table 101. EXTI input characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|----------------------------------|------------|-----|-----|-----|------| | PLEC | Pulse length to event controller | - | 20 | - | - | ns | <sup>1.</sup> Specified by design. Not tested in production. ### 5.3.18 Analog switches booster Table 102. Analog switches booster characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------|----------------------|-----|-----|-----|------| | V <sub>DD</sub> | Supply voltage | 1.6 | 1.8 | 3.6 | V | | t <sub>SU(BOOST)</sub> | Booster startup time | - | - | 50 | μs | | I <sub>DD(BOOST)</sub> | Booster consumption | - | - | 125 | μΑ | Specified by design. Not tested in production. ## 5.3.19 14-bit analog-to-digital converter (ADC1) characteristics Unless otherwise specified, the parameters given in the table below are values derived from tests performed under ambient temperature, $f_{HCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 32*. Note: It is recommended to perform a calibration after each power-up. Table 103. 14-bit ADC1 characteristics<sup>(1)(2)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|---------------------------------------|------------------------------------------------------|----------------------------|------------------------|----------------------------|--------------------| | $V_{DDA}$ | Analog power supply for ADC ON | - | - 1.62 - 3.6 | | 3.6 | | | V | Positive reference | V <sub>DDA</sub> ≥ 2 V | 2 | - | $V_{DDA}$ | V | | V <sub>REF+</sub> | voltage | V <sub>DDA</sub> < 2 V | | $V_{DDA}$ | | V | | V <sub>REF-</sub> | Negative reference voltage | - | | $V_{SSA}$ | | | | f | ADC clock frequency | 1.62 V ≤ V <sub>DDA</sub> ≤ 3.6 V | 5 <sup>(3)</sup> | - | 55 | MHz | | f <sub>ADC</sub> | ADC clock ratio | - | 45 | - | 55 | % | | | | Resolution = 14 bits | 0.23 | - | 2.5 | | | f <sub>s</sub> | Sampling rate | Resolution = 12 bits | 0.25 | - | 2.75 | Msps | | 's | Sampling rate | Resolution = 10 bits | 0.28 | - | 3.05 | ivisps | | | | Resolution = 8 bits | 0.31 | - | 3.44 | | | t <sub>TRIG</sub> | External trigger period | Resolution = 14 bits | 26 | - | - | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> <sup>(4)</sup> | Conversion voltage range | - | 0 | - | V <sub>REF+</sub> | V | | V <sub>CIMV</sub> | Common mode input voltage | - | V <sub>REF+</sub> /2 - 10% | V <sub>REF+</sub> /2 | V <sub>REF+</sub> /2 + 10% | V | | | | Resolution = 14 bits<br>T <sub>j</sub> = 130 °C | - | - | 1000 | | | D (5) | External input | Resolution = 12 bits<br>$T_j = 130 ^{\circ}\text{C}$ | - | - | 1000 | | | R <sub>AIN</sub> <sup>(5)</sup> | impedance | Resolution = 10 bits<br>$T_j = 130 ^{\circ}\text{C}$ | - | - | 4700 | Ω | | | | Resolution = 8 bits<br>T <sub>j</sub> = 130 °C | - | - | 22000 | | | C <sub>ADC</sub> | Internal sample and hold capacitor | - | - | 5 | - | pF | | t <sub>ADCVREG_</sub><br>STUP | ADC LDO startup time | - | - | - | 17 | μs | | t <sub>STAB</sub> | ADC power-up time | LDO already started | (3 × 1/f <sub>A</sub> | <sub>DC</sub> ) + 1 co | nversion | Cycle | | t <sub>CAL</sub> | Offset and linearity calibration time | - | 31849 | | 1/f <sub>ADC</sub> | | | t <sub>OFF_CAL</sub> | Offset calibration time | - | 885 | | | | Table 103. 14-bit ADC1 characteristics<sup>(1)(2)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------|----------------------------------------------------|------------------------|-----|-----|--------------------| | | Trigger conversion | PRESC = 0 | | 3 | | | | $t_{LATR}$ | latency for regular and injected channels, | PRESC = 1 | | 7 | | | | LAIR | without aborting the conversion | PRESC = 2 | | 13 | | | | | Trigger conversion | PRESC = 0 | | 4 | | | | t <sub>LATRINJ</sub> | latency Injected channels aborting a | PRESC = 1 | | 9 | | 1/f <sub>ADC</sub> | | | regular conversion | PRESC = 2 | | 17 | | | | t <sub>s</sub> | Sampling time | - | 5 | - | 814 | | | t <sub>CONV</sub> | Total conversion time (including sampling time) | Resolution = N bits | t <sub>s</sub> + N + 3 | | | | | | | f <sub>s</sub> = 2.5 Msps,<br>resolution = 14 bits | - | 970 | - | | | | ADC consumption on V <sub>DDA</sub> Differential mode | f <sub>s</sub> = 1 Msps,<br>resolution = 14 bits | - | 550 | - | | | | | f <sub>s</sub> = 10 ksps,<br>resolution = 14 bits | - | 130 | - | | | I <sub>DDA_D(ADC)</sub> | | f <sub>s</sub> = 2.5 Msps,<br>resolution = 12 bits | - | 940 | - | μA | | | | f <sub>s</sub> = 2.5 Msps,<br>resolution = 10 bits | - | 840 | - | | | | | f <sub>s</sub> = 2.5 Msps,<br>resolution = 8bits | - | 730 | - | | | | | f <sub>s</sub> = 2.5 Msps,<br>resolution = 14 bits | - | 140 | - | | | | | f <sub>s</sub> = 1 Msps,<br>resolution = 14 bits | - | 80 | - | | | I <sub>DDV_D(ADC)</sub> | ADC consumption on | f <sub>s</sub> = 10 ksps,<br>resolution = 14 bits | - | 13 | - | | | | V <sub>REF+</sub> Differential mode | f <sub>s</sub> = 2.5 Msps,<br>resolution = 12 bits | - | 140 | - | μA | | | | f <sub>s</sub> = 2.5 Msps,<br>resolution = 10 bits | - | 140 | - | | | | | f <sub>s</sub> = 2.5 Msps,<br>resolution = 8bits | - | 120 | - | | I<sub>DDV\_s(ADC)</sub> 15 150 150 150 Symbol **Parameter Conditions** Min Тур Max Unit $f_s = 2.5 \text{ Msps},$ 980 resolution = 14 bits $f_s = 1 \text{ Msps},$ 550 resolution = 14 bits $f_s = 10 \text{ ksps},$ 130 ADC consumption on resolution = 14 bits V<sub>DDA</sub> Singe-ended μΑ I<sub>DDA\_s(ADC)</sub> $f_s = 2.5 \text{ Msps},$ mode 900 resolution = 12 bits $f_s = 2.5 \text{ Msps},$ 840 resolution = 10 bits $f_s = 2.5 \text{ Msps},$ 770 resolution = 8bits $f_s = 2.5 \text{ Msps},$ 160 resolution = 14 bits $f_s = 1 \text{ Msps},$ 90 resolution = 14 bits Table 103. 14-bit ADC1 characteristics<sup>(1)(2)</sup> (continued) - 1. Specified by design. Not tested in production. - 2. The voltage booster on the ADC switches must be used when $V_{DDA}$ < 2.4 V (embedded I/O switches). $f_s = 2.5 \text{ Msps},$ resolution = 8bits $f_s = 10 \text{ ksps},$ $f_s = 2.5 \text{ Msps},$ resolution = 14 bits resolution = 12 bits $f_s = 2.5 \text{ Msps},$ resolution = 10 bits 3. Degraded differential linearity error below 10 MHz. ADC consumption on V<sub>REF+</sub> Single-ended mode - Depending on the package, V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA-</sub> - The maximum value of R<sub>ain</sub> is specified to keep leakage induced offset within the specified tolerance. The tolerance is 4 LSBs for 14-bit resolution and 2 LSBs for 12-bit, 10-bit, and 8-bit resolutions. The maximum value of $R_{\mbox{\scriptsize AIN}}$ can be found in the table below. Table 104. Maximum R<sub>AIN</sub> for 14-bit ADC1<sup>(1)(2) (3)</sup> | Resolution <sup>(4)</sup> | $R_{AIN} \max (\Omega)^{(5)}$ | Sampling time [ns] | Sampling cycle at 5 MHz | Sampling cycle at 55 MHz | |---------------------------|-------------------------------|--------------------|-------------------------|--------------------------| | | 47 | 142 | | | | 14 bits | 68 | 145 | 5 | 12 | | | 100 | 170 | | | μΑ Table 104. Maximum R<sub>AIN</sub> for 14-bit ADC1<sup>(1)(2) (3)</sup> (continued) | Resolution <sup>(4)</sup> | $R_{AIN} \max (\Omega)^{(5)}$ | Sampling time [ns] | Sampling cycle at 5 MHz | Sampling cycle at 55 MHz | |---------------------------|-------------------------------|--------------------|-------------------------|--------------------------| | | 47 | 135 | | | | | 68 | 135 | | | | | 100 | 140 | | | | 12 bits | 150 | 145 | 5 | 12 | | | 220 | 150 | | | | | 330 | 155 | | | | | 470 | 180 | | | | | 47 | 128 | | | | | 68 | 130 | | | | | 100 | 132 | | | | | 150 | 134 | | 12 | | | 220 | 140 | | | | 10 bits | 330 | 146 | 5 | | | | 470 | 160 | | | | | 680 | 176 | | 12 | | | 1000 | 200 | | 12 | | | 1500 | 240 | | 20 | | | 2200 | 320 | | 20 | | | 47 | 123 | | | | | 68 | 124 | | | | | 100 | 125 | | | | | 150 | 128 | | | | | 220 | 130 | | 40 | | | 330 | 137 | 5 | 12 | | | 470 | 140 | 5 | | | 8 bits | 680 | 157 | | | | | 1000 | 178 | | | | | 1500 | 204 | | | | | 2200 | 250 | | 20 | | | 3300 | 313 | | 20 | | | 4700 | 400 | | 26 | | | 6800 | 546 | 5 | 36 | | | 10000 | 830 | | 68 | <sup>1.</sup> Specified by design. Not tested in production. <sup>2.</sup> BOOSTEN and ANASWVDD configured properly according to $V_{\text{DD}}$ and $V_{\text{DDA}}$ values. <sup>3.</sup> Values without external capacitor. - 4. The tolerance is 2 LSBs for 14 bits and 1 LSB for other resolutions. - 5. The maximum value of $R_{AIN}$ is obtained in a worst-case scenario: channel conversion in scan mode with channel i connected to $V_{REF+}$ and channel i + 1 connected to $V_{REF-}$ . Table 105. 14-bit ADC1 accuracy<sup>(1)(2)</sup> | Symbol | Parameter | Cond | litions <sup>(3)</sup> | Min | Тур | Max | Unit | |--------|------------------------------|--------------|--------------------------------|------|-----------|--------------------|------| | | | Single ended | Rev. X | - | ±25 | - | | | | | Differential | Rev. A | - | ±28 | - | | | ET | Total unadjusted error | Single ended | | - | ±6 | ±12 | | | | | Differential | with extended calibration mode | - | ±3 | ±6 | | | F0 | Officet error | Single ended | | - | ±6 | ±12 <sup>(4)</sup> | | | EO | Offset error | Differential | | - | ±2 | ±6 <sup>(4)</sup> | | | | | Single ended | Day V | - | .45 | | | | | | Differential | Rev. X | - | ±15 | - | LCD | | EG | Gain error | Single ended | Other revision | - | ±5 | ±10 | LSB | | | | Differential | with extended calibration mode | - | ±2.5 | ±5 | | | | | Single ended | f > 10 MHz | - | -0.9/+1.5 | 0.0/1.2.5 | | | ED | Differential linearity error | Differential | f <sub>ADC</sub> ≥ 10 MHz | - | -0.9/+1.5 | -0.9/+2.5 | | | ED | Dillerential linearity error | Single ended | f < 10 MHz | - | -0.9/+1.5 | -1/+3 | | | | | Differential | f <sub>ADC</sub> < 10 MHz | - | -0.9/+1.5 | -1/+3 | | | EL | Integral linearity error | Single ended | | - | ±3 | ±7 | | | | integral linearity error | Differential | | - | ±2 | ±5 | | | ENOB | Effective number of bits | Single ended | | 11 | 12 | - | bits | | ENOB | Ellective number of bits | Differential | | 11.8 | 12.8 | - | DILS | | SINAD | Signal-to-noise and | Single ended | | 68 | 74 | - | | | SINAD | distortion ratio | Differential | | 73 | 78 | - | | | SNR | Signal to noise ratio | Single ended | | 68 | 74 | - | dB | | SINK | Signal-to-noise ratio | Differential | | 73 | 78 | - | ub | | THU | Total harmonic distortion | Single ended | | - | -84 | -80 | | | THD To | Total Harmonic distortion | Differential | | - | -95 | -89 | | - 1. Evaluated by characterization for BGA packages. Not tested in production. The values for LQFP packages may differ. - 2. ADC DC accuracy values are measured after the internal calibration. - 3. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). The booster is disabled when $V_{DDA} \ge 2.4$ V. Resolution = 14 bits, no oversampling. - 4. This parameter may degrade in case of digital activity on adjacent I/Os. Figure 38. ADC accuracy characteristics Figure 39. Typical connection diagram when using the ADC with FT/TT pins featuring analog switch function - 1. Refer to the ADCx characteristic table for the values of $\rm R_{AIN}$ and $\rm C_{ADC}.$ - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (refer to *Table 93: I/O static characteristics* for the value of the pad capacitance). A high C<sub>parasitic</sub> value downgrades the conversion accuracy. To remedy this, f<sub>ADC</sub> must be reduced. - 3. Refer to Table 93: I/O static characteristics for the values of I<sub>lkq</sub>. - 4. Refer to Section 5.1.6: Power supply scheme. #### General PCB design guidelines The power-supply decoupling must be performed as shown in the corresponding power-supply scheme. The 100 nF capacitor must be ceramic (good quality) and must be placed as close as possible to the chip. ## 5.3.20 12-bit analog-to-digital converter (ADC4) characteristics Unless otherwise specified, the parameters given in the table below are values derived from tests performed under ambient temperature, $f_{HCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 32*. Note: It is recommended to perform a calibration after each power-up. Table 106. 12-bit ADC4 characteristics<sup>(1)(2)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |---------------------------------|-------------------------------------------------------|-------------------------------------------------------------|------------------------|------------------------|--------------------|--------------------|--| | V <sub>DDA</sub> | Analog power supply for ADC<br>ON | - | 1.62 | - | 3.6 | | | | V <sub>REF+</sub> | Positive reference voltage | - | 1 | - | $V_{DDA}$ | V | | | V <sub>REF-</sub> | Negative reference voltage | - | | V <sub>SSA</sub> | | | | | f | ADC clock frequency | 1.62 V ≤ V <sub>DDA</sub> ≤ 3.6 V | 0.14 | - | 55 | MHz | | | f <sub>ADC</sub> | ADC clock duty cycle | - | 45 | - | 55 | % | | | | | Resolution = 12 bits | 0.01 | - | 2.75 | | | | | Compling rate | Resolution = 10 bits | 0.012 | - | 3.05 | Mana | | | f <sub>s</sub> | Sampling rate | Resolution = 8 bits | 0.014 | - | 3.43 | - Msps | | | | | Resolution = 6 bits | 0.0175 | - | 3.92 | | | | t <sub>TRIG</sub> | External trigger period | Resolution = 12 bits | 16 | - | - | 1/f <sub>ADC</sub> | | | V <sub>AIN</sub> <sup>(3)</sup> | Conversion voltage range | - | 0 | - | V <sub>REF+</sub> | V | | | | External input impedance $T_j = 130 ^{\circ}\text{C}$ | Resolution = 12 bits | - | - | 2.2 | | | | D (4) | | Resolution = 10 bits | - | - | 6.8 | 1.0 | | | R <sub>AIN</sub> <sup>(4)</sup> | | Resolution = 8 bits | - | - | 33.0 | kΩ | | | | | Resolution = 6 bits | - | - | 47.0 | | | | C <sub>ADC</sub> | Internal sample and hold capacitor | - | - | 5 | - | pF | | | t <sub>ADCVREG_</sub> | ADC LDO startup ready flag time | - | - | - | 25 | μs | | | t <sub>STAB</sub> | ADC power-up time | LDO already started | (3 × 1/f <sub>A[</sub> | <sub>DC</sub> ) + 1 co | onversion | Cycle | | | t <sub>OFF_CAL</sub> | Offset calibration time | - | - | 123 | - | | | | | | WAIT = 0, AUTOFF = 0,<br>DPD = 0, f <sub>ADC</sub> = HCLK | 4 | | | | | | t <sub>LATR</sub> | Trigger conversion latency | WAIT = 0, AUTOFF = 0,<br>DPD = 0, f <sub>ADC</sub> = HCLK/2 | 4 | | 1/f <sub>ADC</sub> | | | | | | WAIT = 0, AUTOFF = 0,<br>DPD = 0, f <sub>ADC</sub> = HCLK/4 | 3.75 | | | | | | t <sub>s</sub> | Sampling time | - | 1.5 | - | 814.5 | | | Table 106. 12-bit ADC4 characteristics<sup>(1)(2)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------|----------------------------------------------------------|--------------------------|---------|--------------------------|--------------------| | | | Resolution = N bits,<br>VREFPROTEN = 0 | t <sub>s</sub> | + N + 0 | .5 | | | t <sub>CONV</sub> | Total conversion time (including sampling time) | Resolution = N bits,<br>VREFPROTEN = 1<br>VREFSECSMP = 0 | t <sub>s</sub> + N + 0.5 | - | t <sub>s</sub> + N + 1.5 | 1/f <sub>ADC</sub> | | | | Resolution = N bits,<br>VREFPROTEN = 1<br>VREFSECSMP = 1 | t <sub>s</sub> + N + 0.5 | - | t <sub>s</sub> + N + 2.5 | | | | ADC consumption on V <sub>DDA</sub> | f <sub>s</sub> = 2.5 Msps | - | 360 | - | | | | | f <sub>s</sub> = 1 Msps | - | 180 | - | | | | | f <sub>s</sub> = 10 ksps | - | 10 | - | | | I <sub>DDA(ADC)</sub> | | AUTOFF = 1, DPD = 0, no conversion | - | 9 | - | | | | | AUTOFF = 1, DPD = 1, no conversion | - | 0.1 | - | | | | | f <sub>s</sub> = 2.5 Msps | - | 18 | - | μA | | | | f <sub>s</sub> = 1 Msps | - | 10.2 | - | | | | | f <sub>s</sub> = 10 ksps | - | 0.12 | - | | | I <sub>DDV(ADC)</sub> | ADC consumption on V <sub>REF+</sub> | AUTOFF = 1, DPD = 0,<br>no conversion | - | 0.01 | - | | | | | AUTOFF = 1, DPD = 1, no conversion | - | 0.01 | - | | <sup>1.</sup> Specified by design. Not tested in production. <sup>2.</sup> The voltage booster on the ADC switches must be used when $V_{DDA}$ < 2.4 V (embedded I/O switches). <sup>3.</sup> Depending on the package, $V_{REF^+}$ can be internally connected to $V_{DDA}$ and $V_{REF^-}$ can be internally connected to $V_{SSA}$ . <sup>4.</sup> The maximum value of R<sub>ain</sub> is specified to keep leakage induced offset within the specified tolerance. The tolerance is 2 LSBs. The maximum value of $\ensuremath{R_{AIN}}$ can be found in the table below. Table 107. Maximum R<sub>AIN</sub> for 12-bit ADC4<sup>(1)(2)(3)</sup> | Resolution <sup>(4)</sup> | | | Sampling cycle at 35 MHz | Sampling cycle at 55 MHz | |---------------------------|-------|-------|--------------------------|--------------------------| | | 47 | 276 | | | | | 68 | 288 | 12.5 | 19.5 | | | 100 | 306 | 12.5 | 19.5 | | | 150 | 336 | | | | | 220 | 377 | | | | | 330 | 442 | 19.5 | 39.5 | | | 470 | 526 | | 39.5 | | | 680 | 650 | | | | 12 bits | 1000 | 840 | 39.5 | 79.5 | | 12 DIIS | 1500 | 1134 | | 79.5 | | | 2200 | 1643 | 79.5 | | | | 3300 | 2395 | | | | | 4700 | 3342 | | | | | 6800 | 4754 | | 814.5 | | | 10000 | 6840 | 814.5 | | | | 15000 | 9967 | | | | | 22000 | 14068 | | | | | 33000 | 19933 | | N/A | | | 47 | 86 | | | | | 68 | 90 | 3.5 | | | | 100 | 95 | | 7.5 | | | 150 | 108 | | 7.5 | | | 220 | 116 | | | | | 330 | 136 | 7.5 | | | 10 hito | 470 | 161 | | 10.5 | | 10 bits | 680 | 212 | | 12.5 | | | 1000 | 276 | 12.5 | 19.5 | | | 1500 | 376 | 19.5 | 39.5 | | | 2200 | 516 | 19.5 | | | | 3300 | 735 | 20.5 | 79.5 | | | 4700 | 1012 | 39.5 | | | | 6800 | 1423 | 79.5 | 814.5 | Table 107. Maximum $R_{AIN}$ for 12-bit ADC4 $^{(1)(2)(3)}$ (continued) | Resolution <sup>(4)</sup> | $R_{AIN} \max (\Omega)^{(5)}$ | Sampling time [ns] | Sampling cycle at 35 MHz | Sampling cycle at 55 MHz | |---------------------------|-------------------------------|--------------------|--------------------------|--------------------------| | | 10000 | 2040 | | | | | 15000 | 2978 | | | | 10 bits<br>(cont'd) | 22000 | 4356 | 814.5 | 814.5 | | (55.11.5) | 33000 | 6443 | | | | | 47000 | 8925 | | | | | 47 | 45 | | | | | 68 | 46 | | | | | 100 | 48 | | 3.5 | | | 150 | 53 | 3.5 | | | | 220 | 59 | | | | | 330 | 69 | | | | | 470 | 81 | | 7.5 | | | 680 | 101 | | 7.5 | | | 1000 | 130 | 7.5 | | | 8 bits | 1500 | 177 | | 12.5 | | | 2200 | 242 | 12.5 | 19.5 | | | 3300 | 345 | 12.5 | 19.5 | | | 4700 | 475 | 19.5 | 20.5 | | | 6800 | 670 | 39.5 | 39.5 | | | 10000 | 963 | 39.3 | 79.5 | | | 15000 | 1417 | 79.5 | 79.5 | | | 22000 | 2040 | 79.5 | | | | 33000 | 2995 | 044.5 | 814.5 | | | 47000 | 4158 | 814.5 | | | | 47 | 32 | | | | | 68 | 32 | | | | 6 hita | 100 | 33 | 4- | 2.5 | | 6 bits | 150 | 35 | 1.5 | 3.5 | | | 220 | 37 | | | | | 330 | 41 | | | | Resolution <sup>(4)</sup> | $R_{AIN} \max (\Omega)^{(5)}$ | Sampling time [ns] | Sampling cycle at 35 MHz | Sampling cycle at 55 MHz | |---------------------------|-------------------------------|--------------------|--------------------------|--------------------------| | | 470 | 49 | | 3.5 | | | 680 | 61 | 3.5 | 3.5 | | | 1000 | 79 | | 7.5 | | | 1500 | 106 | | 7.5 | | | 2200 | 146 | 7.5 | 12.5 | | 6 bits (cont'd) | 3300 | 207 | | 12.5 | | o bits (cont u) | 4700 | 286 | 12.5 | 19.5 | | | 6800 | 404 | 19.5 | 39.5 | | | 10000 | 584 | 39.5 | 39.3 | | | 22000 | 1250 | 79.5 | 79.5 | | | 33000 | 1853 | 19.5 | 814.5 | | | 47000 | 2607 | 814.5 | 014.5 | Table 107. Maximum R<sub>AIN</sub> for 12-bit ADC4<sup>(1)(2)(3)</sup> (continued) - 1. Specified by design. Not tested in production. - 2. BOOSTEN and ANASWVDD configured properly according to $V_{DD}$ and $V_{DDA}$ values. - 3. Values without external capacitor. - 4. The tolerance is 1 LSB. - The maximum value of R<sub>AIN</sub> is obtained in a worst-case scenario: channel conversion in scan mode with channel i connected to V<sub>REF+</sub> and channel i + 1 connected to V<sub>REF-</sub>. Table 108. 12-bit ADC4 accuracy<sup>(1)(2) (3)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------------------------------------------------------------------------|-------------|------|----------------------|-----------|------| | ET | Total unadjusted error | - | - | ±3 | ±7.5 | | | EO | Offset error | - | - | ±2 | ±5.5 | | | EG | Gain error | - | - | ±2 | ±6.5 | LSB | | ED | Differential linearity error | - | - | -0.9/+1 | -0.9/+1.5 | | | EL | Integral linearity error | - | - | ±2 | ±3.5 | | | ENOB | Effective number of bits | - | 9.9 | 10.9 | - | bits | | SINAD | Signal-to-noise and distortion ratio | - | 61.4 | 67.4 | - | | | SNR | Signal-to-noise ratio | - | 61.6 | 67.5 | - | dB | | THD | Total harmonic distortion | - | - | -74 | -70 | | | ENOB<br>SINAD<br>SNR | Effective number of bits Signal-to-noise and distortion ratio Signal-to-noise ratio | -<br>-<br>- | 61.4 | 10.9<br>67.4<br>67.5 | - | | - 1. Evaluated by characterization for BGA packages. Not tested in production. The values for LQFP packages may differ. - 2. ADC DC accuracy values are measured after the internal calibration. - The I/O analog switch voltage booster is enabled when V<sub>DDA</sub> < 2.4 V (BOOSTEN = 1 in SYSCFG\_CFGR1 when V<sub>DDA</sub> < 2.4 V). This switch is disabled when V<sub>DDA</sub> ≥ 2.4 V. Resolution = 12 bits, no oversampling. See Figure 38: ADC accuracy characteristics, Figure 39: Typical connection diagram when using the ADC with FT/TT pins featuring analog switch function and General PCB design guidelines. DS13737 Rev 9 245/341 #### 5.3.21 Temperature sensor characteristics Table 109. Temperature sensor characteristics | Symbol | Parameter | Min | Тур | Max | Unit | | |-----------------------------------------------|----------------------------------------------------------------------------|-----|-----|--------|-------|--| | $T_L^{(1)}$ | V <sub>SENSE</sub> linearity with temperature | - | - | 1.3 | °C | | | Avg_Slope <sup>(1)</sup> | Average slope | 2 | 2.5 | 3.0 | mV/°C | | | V <sub>30</sub> <sup>(2)</sup> | Voltage at 30°C (±1 °C) | 700 | 752 | 800 | | | | $\Delta(V_{continuous} - V_{sampling})^{(3)}$ | Difference of voltage between continuous and sampling modes <sup>(4)</sup> | - | - | -10/+4 | mV | | | t <sub>START</sub><br>(TS_BUF) <sup>(3)</sup> | Sensor buffer startup time | - | 1 | 10 | μs | | | t <sub>S_temp</sub> <sup>(3)</sup> | ADC sampling time when reading the temperature | 13 | - | - | , F | | | I <sub>DD(TS)</sub> <sup>(3)</sup> | Temperature sensor consumption from $V_{DD}$ , when selected by ADC | - | 14 | 20 | μΑ | | <sup>1.</sup> Evaluated by characterization. Not tested in production. ## 5.3.22 V<sub>CORE</sub> monitoring characteristics Table 110. V<sub>CORE</sub> monitoring characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------|--------------------------------------------------------------|-----|-----|-----|------| | t <sub>S_VCORE</sub> | ADC sampling time when reading the V <sub>CORE</sub> voltage | 1 | - | - | μs | <sup>1.</sup> Specified by design. Not tested in production. ## 5.3.23 V<sub>BAT</sub> monitoring characteristics Table 111. V<sub>BAT</sub> monitoring characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|-----------------------------------------|-----|----------|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 4 × 25.6 | - | kΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 4 | - | - | | Er <sup>(2)</sup> | Error on Q | -5 | - | 5 | % | | t <sub>S_VBAT</sub> <sup>(2)</sup> | ADC sampling time when reading the VBAT | 5 | - | - | μs | <sup>1.</sup> $1.58 \text{ V} \le \text{V}_{BAT} \le 3.6 \text{ V}$ Measured at V<sub>REF+</sub> = V<sub>DDA</sub> = 3.0 V ±10 mV. The V<sub>30</sub> A/D conversion result is stored in the TS\_CAL1 byte. Refer to Table 16: Temperature sensor calibration values. <sup>3.</sup> Specified by design. Not tested in production. <sup>4.</sup> The temperature sensor is in continuous mode when the regulator is in range 1, 2 or 3. The temperature sensor is in sampling mode when the regulator is in range 4, or when the device is in Stop 1 or Stop 2 mode. <sup>2.</sup> Specified by design. Not tested in production. Table 112. $V_{BAT}$ charging characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|------------|-----|-----|-----|------| | R <sub>BC</sub> | Battery charging resistor | VBRS = 0 | - | 5 | - | kΩ | | IVBC | battery charging resistor | VBRS = 1 | - | 1.5 | - | K22 | # 5.3.24 Digital-to-analog converter characteristics Table 113. DAC characteristics<sup>(1)</sup> | Symbol | Parameter | Co | nditions | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------|-----|------------------|------------------------|---------------------------------------| | $V_{DDA}$ | Analog supply voltage for DAC ON | | - | 1.6 | - | 3.6 | | | V <sub>REF+</sub> | Positive reference voltage | | 1 | | - | V <sub>DDA</sub> | V | | V <sub>REF-</sub> | Negative reference voltage | - | | - | V <sub>SSA</sub> | - | | | | | DAC output | connected to V <sub>SSA</sub> | 5 | - | - | | | $R_L$ | Resistive load | buffer ON | connected to V <sub>DDA</sub> | 25 | - | - | | | R <sub>O</sub> | Output impedance | DAC output but | 10 | 13 | 16 | | | | 1 | Output impedance sample | $V_{DDA} = 2.7 V$ | | - | - | 1.5 | kΩ | | $R_{BON}$ | and hold mode, output buffer ON | V <sub>DDA</sub> = 2.0 V | | - | - | 2.5 | | | | Output impedance sample | V <sub>DDA</sub> = 2.7 V | | - | - | 16.5 | | | R <sub>BOFF</sub> | and hold mode, output buffer OFF | V <sub>DDA</sub> = 2.0 V | | - | - | 17.5 | | | C <sub>L</sub> | Consolting look | DAC output buffer OFF | | - | - | 50 | pF | | C <sub>SH</sub> | - Capacitive load | Sample and h | old mode | - | 0.1 | 1 | μF | | V | Voltage on DAC_OUT | DAC output bu | uffer ON | 0.2 | - | V <sub>DDA</sub> - 0.2 | V | | V <sub>DAC_OUT</sub> | output | DAC output bu | uffer OFF | 0 | - | V <sub>REF+</sub> | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | Cattling time (full apple) for | | ±0.5 LSB | - | 2.05 | 3.05 | | | | Settling time (full scale: for a 12-bit code transition | Normal mode DAC output | ±1 LSB | - | 1.90 | 3 | | | | between the lowest and the highest input codes when | buffer ON | ±2 LSB | - | 1.85 | 2.85 | | | t <sub>SETTLING</sub> | DAC_OUT reaches the | $C_L \le 50 \text{ pF},$<br>$R_L \ge 5 \text{ k}\Omega$ | ±4 LSB | - | 1.80 | 2.8 | μs | | | final value of ±0.5 LSB,<br>±1 LSB, ±2 LSB, ±4 LSB, | | ±8 LSB | - | 1.75 | 2.65 | | | | or ±8 LSB) | Normal mode DAC output buffer OFF, ±1 LSB, C <sub>L</sub> = 10 pF | | - | 1.7 | 3 | | | t <sub>WAKEUP</sub> | Wake-up time from off state (setting the ENx bit in the DAC control register) until | Normal mode<br>ON<br>C <sub>L</sub> ≤ 50 pF, R <sub>I</sub> | DAC output buffer<br>_= 5 kΩ | - | 4.2 | 7.5 | μs | | (=) | the final value ±1 LSB | Normal mode<br>buffer OFF, C <sub>l</sub> | | - | 2 | 5 | | Table 113. DAC characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Co | nditions | Min | Тур | Max | Unit | |---------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------|-----|--------------------------------------------------------------------|--------------------------------------------------------------------|------| | PSRR | DC V <sub>DDA</sub> supply rejection ratio | Normal mode ON $C_L \le 50 \text{ pF, } R_l$ | DAC output buffer<br>_= 5 kΩ | - | -80 | -28 | dB | | | | DAC_OUT | DAC output buffer ON, C <sub>SH</sub> = 100 nF | - | 0.7 | 1.9 | | | | Sampling time in sample<br>and hold mode,<br>C <sub>SH</sub> = 100 nF<br>(code transition between | pin<br>connected | DAC output buffer<br>OFF, C <sub>SH</sub> =<br>100 nF | 1 | 10.5 | 15 | ms | | t <sub>SAMP</sub> | the lowest input code and<br>the highest input code<br>when DACOUT reaches<br>the final value ±1 LSB) | DAC_OUT<br>pin not<br>connected<br>(internal<br>connection<br>only) | DAC output buffer<br>OFF | - | 2 | 8 | μs | | I <sub>leak</sub> | Output leakage current | - | | - | - | (3) | nA | | Cl <sub>int</sub> | Internal sample and hold capacitor | | - | 7 | 9.2 | 11 | pF | | t <sub>TRIM</sub> | Middle code offset trim time | DAC output bu | uffer ON | 50 | - | - | μs | | V | Middle code offset for | V <sub>REF+</sub> = 3.6 V | | - | 1520 | - | μV | | V <sub>offset</sub> | 1 trim code step | V <sub>REF+</sub> = 1.6 V | | - | 680 | - | μν | | | | DAC output | No load, middle code (0x800) | - | 330 | 510 | | | | | buffer ON | No load, worst code (0xF1C) | - | 470 | 680 | | | | DAC consumption from V <sub>DDA</sub> | DAC output<br>buffer OFF | No load,<br>middle/worst code<br>(0x800) | - | - | 0.3 | μА | | | | Sample and hold mode,<br>C <sub>SH</sub> = 100 nF | | - | 330 × T <sub>ON</sub><br>/(T <sub>ON</sub> +<br>T <sub>OFF</sub> ) | 680 × T <sub>ON</sub><br>/(T <sub>ON</sub> +<br>T <sub>OFF</sub> ) | | | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------|-----------|------------|------------------------------|-----|--------------------------------------------------------------------|--------------------------------------------------------------------|------| | | | DAC output | No load, middle code (0x800) | - | 170 | 240 | | | | | buffer ON | , | - | 300 | 400 | | | | | - | 145 | 180 | | | | | | | | | - | 170 × T <sub>ON</sub><br>/(T <sub>ON</sub> +<br>T <sub>OFF</sub> ) | 400 × T <sub>ON</sub><br>/(T <sub>ON</sub> +<br>T <sub>OFF</sub> ) | μΑ | | | | • | | - | 145 × T <sub>ON</sub><br>/(T <sub>ON</sub> +<br>T <sub>OFF</sub> ) | 180 × T <sub>ON</sub><br>/(T <sub>ON</sub> +<br>T <sub>OFF</sub> ) | | Table 113. DAC characteristics<sup>(1)</sup> (continued) - 1. Specified by design. Not tested in production. - 2. In buffered mode, the output can overshoot above the final value for low input code (starting from the minimum value). - 3. Refer to Table 93: I/O static characteristics. - 4. T<sub>ON</sub> is the refresh phase duration. T<sub>OFF</sub> is the hold phase duration (see the product reference manual for more details). ## Buffered/non-buffered DAC Buffer (1) $R_{\text{\tiny LOAD}}$ DAC\_OUTx 12-bit digital-to-analog converter $C_{\mathsf{LOAD}}$ (1) The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. MSv47959V2 Figure 40. 12-bit buffered/non-buffered DAC ## Table 114. DAC accuracy<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|------------------------------|-----------------------------------------------------------------------------|-----|------------|-----|------| | DNL | Differential | DAC output buffer ON | - | - | ±2 | LSB | | non-linearity <sup>(2)</sup> | DAC output buffer OFF | - | - | ±2 | LOB | | | - | Monotonicity | 10 bits | ç | guaranteed | | - | | INL | Integral | DAC output buffer ON, $C_L \le 50 \text{ pF}$ , $R_L \ge 5 \text{ k}\Omega$ | - | - | ±4 | LSB | | IINL | non-linearity <sup>(3)</sup> | DAC output buffer OFF, $C_L \le 50$ pF, no $R_L$ | ±4 | | LSB | | Table 114. DAC accuracy<sup>(1)</sup> (continued) | Symbol | Parameter | Condition | ıs | Min | Тур | Max | Unit | |-----------|-------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|------|------|------| | Offset | Offset error at code 0x800 <sup>(3)</sup> | DAC output buffer OFF, $C_L \le 50$ pF, no $R_L$ | | - | - | ±8 | | | Offset1 | Offset error at code 0x001 <sup>(4)</sup> | DAC output buffer OFF, $C_L \le 50$ pF, no $R_L$ | | - | - | ±5 | LSB | | 0" 10 1 | Offset error at code | DAC output buffer ON, V <sub>REF+</sub> = 3.6 V | | - | - | ±5 | | | OffsetCal | 0x800 <sup>(3)</sup> after calibration | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$ | V <sub>REF+</sub> = 1.6 V | - | - | ±5 | | | Gain | Gain error <sup>(5)</sup> | DAC output buffer ON, $C_L \le 50$ pF, $R_L \ge 5$ k $\Omega$ | | - | - | ±0.5 | % | | Gaiii | Gain enoise | OAC output buffer OFF, C <sub>L</sub> ≤ 50 pF, no R <sub>L</sub> | | | - | ±0.5 | 70 | | | | DAC output buffer OFF, C <sub>L</sub> ≤ 5 | AC output buffer OFF, $C_L \le 50$ pF, no $R_L$ | | | ±10 | | | TUE | Total unadjusted error | DAC output buffer ON, $C_L \le 50$ pF, $R_L \ge 5$ k $\Omega$ , after calibration | | - | - | ±14 | LSB | | SNR | Signal-to-noise | DAC output buffer ON, C <sub>L</sub> ≤ 50<br>1 kHz, BW = 500 kHz | ) pF, R <sub>L</sub> ≥ 5 kΩ, | - | 70.6 | - | | | SINK | ratio <sup>(6)</sup> | DAC output buffer OFF, $C_L \le 50$ pF, no $R_L$ , 1 kHz, BW = 500 kHz | | - | 72 | - | | | THD | Total harmonic | DAC output buffer ON, C <sub>L</sub> ≤ 50 | ) pF, R <sub>L</sub> ≥ 5 kΩ, 1 kHz | - | -79 | - | dB | | טחו | distortion <sup>(6)</sup> | DAC output buffer OFF, C <sub>L</sub> ≤ 5 | 50 pF, no R <sub>L</sub> , 1 kHz | - | -81 | - | | | SINAD | Signal-to-noise and | DAC output buffer ON, C <sub>L</sub> ≤ 50 | AC output buffer ON, $C_L \le 50$ pF, $R_L \ge 5 \text{ k}\Omega$ , 1 kHz | | | - | | | SINAD | distortion ratio <sup>(6)</sup> | DAC output buffer OFF, C <sub>L</sub> ≤ 5 | OAC output buffer OFF, C <sub>L</sub> ≤ 50 pF, no R <sub>L</sub> , 1 kHz | | 71.5 | - | | | ENOB | Effective number | DAC output buffer ON, C <sub>L</sub> ≤ 50 | ) pF, R <sub>L</sub> ≥ 5 kΩ, 1 kHz | - | 11.3 | - | bits | | ENOB | of bits | DAC output buffer OFF, C <sub>L</sub> ≤ 5 | 50 pF, no R <sub>L</sub> , 1 kHz | - | 11.6 | - | มเธ | <sup>1.</sup> Specified by design. Not tested in production. <sup>2.</sup> Difference between two consecutive codes minus 1 LSB. <sup>3.</sup> Difference between the value measured at code i and the value measured at code i on a line drawn between code 0 and last code 4095. <sup>4.</sup> Difference between the value measured at code (0x001) and the ideal value. Difference between the ideal transfer-function slope and the measured slope computed from code 0x000 and 0xFFF when the buffer is OFF, and from code giving 0.2 V and (VREF+ - 0.2 V) when the buffer is ON. <sup>6.</sup> Signal is -0.5 dBFS with Fsampling = 1 MHz. # 5.3.25 Voltage reference buffer characteristics Table 115. VREFBUF characteristics<sup>(1)</sup> | Symbol | Parameter | Condi | tions | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------|----------------------------------------------------------------------------------|-----------|-----------------------------------------|--------|------------------------------------|------------| | | | | VRS = 000 | 1.8 | - | | | | | | Normal made | VRS = 001 | 2.1 | - | 2.6 | | | | | Normal mode | VRS = 010 | 2.4 | - | 3.6 | | | \ \ <u>\</u> | Analog supply | | VRS = 011 | 2.8 | - | | | | $V_{DDA}$ | /oltage | | VRS = 000 | | - | 1.8 | | | | | Degraded | VRS = 001 | 1.62 | - | 2.1 | | | | | mode <sup>(2)</sup> | VRS = 010 | 1.02 | - | 2.4 | | | | | | VRS = 011 | | - | 2.8 | | | | | Normal made at | VRS = 000 | 1.496 | 1.5 | 1.504 | | | | | Normal mode at $V_{DDA} = 3 V$ , | VRS = 001 | 1.795 | 1.8 | 1.805 | V | | | | $T_J = 30 ^{\circ}\text{C},$<br>$I_{load} = 10 \mu\text{A}$ | VRS = 010 | 2.042 | 2.048 | 2.054 | | | | | Iload - 10 µA | VRS = 011 | 2.493 | 2.5 | 2.507 | | | V <sub>REFBUF</sub> | Voltage reference buffer output | | VRS = 000 | Min (V <sub>DDA</sub> - 0.15<br>;1.496) | - | 1.504 | | | -(3) bu | buner output | Degraded | VRS = 001 | Min (V <sub>DDA</sub> - 0.15<br>;1.795) | - | 1.805 | | | | | mode <sup>(2)</sup> | VRS = 010 | Min (V <sub>DDA</sub> - 0.15<br>;2.042) | - | 2.054 | | | | | | VRS = 011 | Min (V <sub>DDA</sub> - 0.15<br>;2.493) | - | 2.507 | | | TRIM | Trim step | - | | 0.1 | 0.175 | 0.25 | % | | C <sub>L</sub> | Load capacitor <sup>(4)</sup> | - | | 0.5 | 1.10 | 1.50 | μF | | esr | C <sub>L</sub> equivalent serial resistor | - | | - | - | 2 | Ω | | I <sub>load</sub> | Static load current | - | | - | - | 4 | mA | | R <sub>PD</sub> | Pull-down resistance | - | | - | - | 400 | Ω | | I <sub>line_reg</sub> | Line regulation | $V_{DDAmin} \le V_{DDA} \le 1$<br>Normal mode,<br>$500 \mu A \le 1_{load} \le 4$ | | ±0.016 | ±0.033 | ±0.053 | % | | I <sub>load_reg</sub> | Load regulation <sup>(5)</sup> | Normal mode,<br>500 µA ≤ I <sub>load</sub> ≤ 4 | | | 50 | 400 | ppm/<br>mA | | T <sub>Coeff</sub> | Temperature coefficient | -40 °C < T <sub>J</sub> < +1 | 30 °C | - | - | T <sub>coeff_vrefint</sub><br>+ 50 | ppm/<br>°C | | DODD | Power supply | DC | | - | 65 | - | 40 | | PSRR | rejection | 100 kHz | | - | 30 | - | dB | | | | | | | | | | Table 115. VREFBUF characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|------| | | | C <sub>L</sub> = 0.5 μF | - | 110 | 200 | | | t <sub>START</sub> | Startup time | C <sub>L</sub> = 1.1 μF | - | 240 | 350 | μs | | | | C <sub>L</sub> = 1.5 μF | - | 320 | 500 | | | I <sub>INRUSH</sub> | Control of DC<br>current drive on<br>V <sub>REFBUF</sub><br>OUT during startup<br>phase <sup>(6)</sup> | - | - | 8 | 11 | mA | | I <sub>DDA</sub> | VREFBUF | I <sub>load</sub> = 0 μA | - | 14 | 18 | | | (VREFBUF consumption from | I <sub>load</sub> = 500 μA | - | 16 | 20 | μA | | | ) | $V_{DDA}$ | I <sub>load</sub> = 4 mA | - | 42 | 50 | | - 1. Specified by design and not tested in production, unless otherwise specified. - 2. In degraded mode, the voltage reference buffer can not accurately maintain the output voltage ( $V_{DDA}$ drop voltage). - 3. Evaluated by characterization. Not tested in production. - 4. The capacitive load must include a 100 nF capacitor in order to cut off the high-frequency noise. - The load regulation value only takes into account the die and package resistance. The parasitic resistance on PCB degrades this value. - 6. To correctly control the VREFBUF inrush current during startup phase and scaling change, the V<sub>DDA</sub> voltage must be in the range of [1.8 V-3.6 V], [2.1 V-3.6 V], [2.4 V-3.6 V] and [2.8 V-3.6 V] for VRS = 000, 001, 010 and 011 respectively. Figure 41. V<sub>REFBUF</sub> OUT versus temperature (VRS = 000) Figure 42. V<sub>REFBUF OUT</sub> versus temperature (VRS = 001) ## 5.3.26 Comparator characteristics Table 116. COMP characteristics<sup>(1)(2)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|----------------------------------------------|--------------------------------------------------------------------|------|------|-----------|------| | $V_{DDA}$ | Analog supply voltage for COMP ON | - | 1.58 | - | 3.6 | | | V <sub>IN</sub> | Comparator input voltage range | - | 0 | - | $V_{DDA}$ | ٧ | | V <sub>REFINT</sub> <sup>(3)</sup> | Scaler input voltage | - | | (3) | | | | V <sub>SC</sub> | Scaler offset voltage | - | - | ±5 | ±10 | mV | | 1 | Scaler static consumption | Scaler bridge disabled <sup>(4)</sup> | - | 0.20 | 0.25 | | | I <sub>DDA</sub> (SCALER) | from V <sub>DDA</sub> | Scaler bridge enabled <sup>(5)</sup> | - | 0.7 | 1 | μA | | t <sub>START_SCALER</sub> | Scaler startup time | - | - | 130 | 220 | | | | Comparator startup time to | High-speed mode | - | - | 5 | | | t <sub>START</sub> | reach propagation delay | Medium mode | - | - | 25 | μs | | | specification | Ultra-low-power mode | - | - | 80 | | | | Propagation delay for | High-speed mode | - | 40 | 100 | ns | | t <sub>D</sub> <sup>(6)</sup> | 200 mV step with 100 mV | Medium mode | - | 0.5 | 1 | | | | overdrive | Ultra-low-power mode | - | 2 | 7 | μs | | V <sub>offset</sub> | Comparator offset error | Full common mode range | - | ±5 | ±20 | | | | | No hysteresis | - | 0 | - | | | V | Comparator hyptoropia | Low hysteresis | - | 15 | - | mV | | $V_{hys}$ | Comparator hysteresis | Medium hysteresis | - | 30 | - | | | | | High hysteresis | - | 45 | - | | | I <sub>bias</sub> | Comparator input bias current | - | | (7) | | nA | | | | High-speed mode, static | - | 48 | 90 | | | | | High-speed mode, with 50 kHz,<br>±100 mV overdrive square signal | - | 50 | - | | | | Compositor consumerties | Medium mode, static | - | 3 | 6 | | | I <sub>DDA(COMP)</sub> | Comparator consumption from V <sub>DDA</sub> | Medium mode, with 50 kHz, ±100 mV overdrive square signal | - | 3.75 | - | μA | | | | Ultra-low-power mode, static | - | 0.3 | 1 | 1 | | | | Ultra-low-power mode, with 50 kHz, ±100 mV overdrive square signal | - | 0.65 | | | <sup>1.</sup> Specified by design and not tested in production, unless otherwise specified. <sup>2.</sup> The input capacitance is negligible compared to the I/O capacitance. <sup>3.</sup> Refer to Table 36: Embedded internal voltage reference. <sup>4.</sup> No $\ensuremath{V_{REFINT}}$ division, includes only buffer consumption. <sup>5.</sup> $V_{\mbox{\scriptsize REFINT}}$ division, includes resistor bridge and buffer consumption. - 6. Evaluated by characterization. Not tested in production. - 7. Mostly I/O leakage when used in analog mode. Refer to I<sub>lkg</sub> parameter in *Table 93: I/O static characteristics*. ## 5.3.27 Operational amplifiers characteristics Table 117. OPAMP characteristics<sup>(1)(2)</sup> | Symbol | Parameter | C | onditions | Min | Тур | Max | Unit | | |------------------------------|-------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------|------|------|------------------|-------|--| | V <sub>DDA</sub> | Analog supply voltage range for OPAMP ON | | - | 1.60 | - | 3.6 | V | | | CMIR | Common mode input range | | - | 0 | - | V <sub>DDA</sub> | | | | | | T <sub>J</sub> = 30 °C,<br>Normal mod | no load on output,<br>de | - | - | ±3 | | | | .,, | Input offset valtage | T <sub>J</sub> = 30 °C, r<br>Low-power | no load on output,<br>mode | - | - | ±3 | m)/ | | | VI <sub>OFFSET</sub> | Input offset voltage | All voltages<br>Normal mod | and temperature,<br>de | 1 | - | ±7 | - mV | | | | | All voltages<br>Low-power | and temperature, mode | - | - | ±11.5 | | | | A) /I | Input offset voltage drift | Normal mod | de | ı | ±7 | - | μV/°C | | | ΔVIOFFSET | ΔVI <sub>OFFSET</sub> over temperature | | mode | ı | ±15 | - | μν/ С | | | TRIMOFFSETP<br>TRIMLPOFFSETP | Offset trim step at low common input voltage (0.1 × V <sub>DDA</sub> ) | - | | 1 | 1.05 | 1.25 | m)/ | | | TRIMOFFSETN<br>TRIMLPOFFSETN | Offset trim step at high common input voltage (0.9 × V <sub>DDA</sub> ) | - | | - | 1.05 | 1.25 | - mV | | | | Drive ourrent | Normal mod | de | - | - | 500 | | | | I <sub>LOAD</sub> | Drive current | Low-power | mode | į | - | 100 | | | | | Drive current in DCA made | Normal mod | de | ı | - | 450 | μΑ | | | I <sub>LOAD_</sub> PGA | Drive current in PGA mode | Low-power | mode | - | - | 50 | | | | В | Resistive load (connected | Normal mod | de | 3.9 | - | - | kΩ | | | R <sub>LOAD</sub> | to VSSA or VDDA) | Low-power | mode | 20 | - | - | K22 | | | C <sub>LOAD</sub> | Capacitive load | | - | - | - | 50 | pF | | | CMRR | Common mode rejection | Normal mod | de | - | 79 | - | dB | | | CIVIRR | ratio | Low-power | mode | - | 69 | - | uВ | | | PSRR | Power supply rejection | Normal<br>mode | $C_{LOAD} \le 50 \text{ pF},$<br>$R_{LOAD} \ge 3.9 \text{ k}\Omega^{(3)},$<br>DC | 35 | 75 | - | - dB | | | | ratio | Low-power mode | $C_{LOAD} \le 50 \text{ pF},$<br>$R_{LOAD} \ge 20 \text{ k}\Omega^{(3)},$<br>DC | 32 | 69 | - | QD | | Table 117. OPAMP characteristics<sup>(1)(2)</sup> (continued) | Symbol | Parameter | С | onditions | Min | Тур | Max | Unit | | |-----------------------------------|--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------|------|------|----------|--| | CDW | Cain handwidth product | Normal mod | de | 0.4 | 2 | 3.1 | MHz | | | GBW | Gain bandwidth product | Low-power | mode | 0.23 | 0.5 | 0.76 | IVITIZ | | | | | Normal<br>mode | Standard speed | 0.5 | 1 | 3.2 | | | | SR <sup>(3)</sup> | | Low-power mode | mode<br>(OPAHSM = 0) | 0.14 | 0.25 | 0.75 | .,, | | | SRIE | 90% of output voltage) | Normal<br>mode | High speed mode | 1.4 | 3.2 | 5.6 | V/µs | | | | | Low-power mode | (OPAHSM = 1) | 0.38 | 0.82 | 1.5 | | | | 40 | Onen leen main | Normal mode | | 72 | 105 | - | ٩D | | | AO | Open loop gain | Low-power | mode | 77 | 106 | - | dB | | | | Dhana manin | Normal mod | de | 54 | 67 | - | 0 | | | φm | Phase margin | Low-power | w-power mode | | 65 | - | | | | OM | Online we consider | Normal mod | de | - | 9 | - | ٦D | | | GM | Gain margin | Low-power | mode | - | 17 | - | dB | | | V (3) | High actuation values | Normal<br>mode | I <sub>LOAD</sub> max or | V <sub>DDA</sub><br>- 100 | - | - | | | | V <sub>OHSAT</sub> <sup>(3)</sup> | High saturation voltage | Low-power mode | R <sub>LOAD</sub> min,<br>Input at V <sub>DDA</sub> | V <sub>DDA</sub><br>- 50 | - | - | | | | V (3) | I avvastursties valtasa | Normal<br>mode | I <sub>LOAD</sub> max or | - | - | 100 | mV | | | V <sub>OLSAT</sub> <sup>(3)</sup> | Low saturation voltage | Low-power mode | R <sub>LOAD</sub> min,<br>Input at 0 V | - | - | 50 | | | | | Wake-up time from | Normal<br>mode | $C_{LOAD} \le 50 \text{ pF},$<br>$R_{LOAD} \ge 3.9 \text{ k}\Omega,$<br>follower config. | - | 4 | 10 | | | | <sup>t</sup> WAKEUP | OFF state | Low-power mode | $C_{LOAD} \le 50 \text{ pF},$<br>$R_{LOAD} \ge 20 \text{k}\Omega,$<br>follower config. | - | 20 | 40 | μs<br>40 | | | | | | rpose input (all<br>xcept UFBGA) | - | i | (4) | | | | | | Dedicated input $T_J \le 75 ^{\circ}\text{C}$ $T_J \le 85 ^{\circ}\text{C}$ | T <sub>J</sub> ≤ 75 °C | - | - | 7 | | | | I <sub>bias</sub> | OPAMP input bias current | | - | - | 9 | nA | | | | | | (UFBGA | FBGA T₁≤ 105 °C | - | - | 18 | | | | | | only) | T <sub>J</sub> ≤ 125 °C | - | - | 25 | | | Table 117. OPAMP characteristics<sup>(1)(2)</sup> (continued) | Symbol | Parameter | C | onditions | Min | Тур | Max | Unit | | |-------------------------|-------------------------------------------------|--------------------|------------------------------------------|-----|--------|------------------------|------------|--| | | | PGA_GAIN | [1:0] = 00 | - | 2 | - | | | | PGA gain <sup>(3)</sup> | Non inverting gain value | PGA_GAIN[1:0] = 01 | | - | 4 | - | | | | PGA gain(*) | Non-inverting gain value | PGA_GAIN | [1:0] = 10 | - | 8 | - | - | | | | | PGA_GAIN | [1:0] = 11 | - | 16 | - | | | | | | PGA gain = | 2 | - | 80/80 | - | | | | Dootwork | R2/R1 internal resistance | PGA gain = | 4 | - | 120/40 | - | kΩ/ | | | Rnetwork | values in non-inverting PGA mode <sup>(5)</sup> | PGA gain = | 8 | - | 140/20 | - | kΩ | | | | | PGA gain = | 16 | - | 150/10 | - | | | | Delta R | Resistance variation (R1 or R2) | | - | -18 | - | 18 | % | | | PGA gain error | PGA gain error | | - | -1 | - | 1 | | | | | | PGA gain = | 2 | - | GBW/2 | - | | | | PGA BW | PGA bandwidth for | PGA gain = | 4 | - | GBW/4 | - | MHz | | | | different non inverting gain | PGA gain = | 8 | - | GBW/8 | -<br>-<br>-<br>18<br>1 | | | | | | PGA gain = | 16 | - | GBW/16 | //16 - | | | | | | Normal<br>mode | At 1 kHz, output loaded with 3.9 kΩ | - | 220 | 1 | | | | en | Voltage noise density | Low-power mode | At 1 kHz,<br>output loaded with<br>20 kΩ | - | 350 | - | nV<br>/√Hz | | | | | Normal<br>mode | At 10 kHz, output loaded with 3.9 kΩ | - | 190 | - | | | | | | Low-power mode | at 10 kHz, output loaded with 20 kΩ | - | 210 | - | | | | | | Normal<br>mode | no load, quiescent | - | 130 | 190 | | | | I <sub>DDA(OPAMP)</sub> | | Low-power mode | mode,<br>standard speed | - | 40 | 58 | μΑ | | | | $V_{DDA}$ | Normal<br>mode | no load, quiescent mode, | ı | 138 | 205 | μΑ | | | | | Low-power mode | high-speed mode | ı | 42 | 60 | | | - 1. Specified by design and not tested in production, unless otherwise specified. - 2. OPA\_RANGE must be set to 1 in OPAMP1\_CSR. - 3. Evaluated by characterization. Not tested in production. - 4. Mostly I/O leakage when used in analog mode. Refer to I<sub>lkg</sub> parameter in *Table 93: I/O static characteristics*. - 5. R2 is the internal resistance between the OPAMP output and the OPAMP inverting input. R1 is the internal resistance between the OPAMP inverting input and ground. PGA gain = 1 + R2/R1. Figure 45. OPAMP voltage noise density, normal mode, $R_{LOAD}$ = 3.9 k $\Omega$ ## 5.3.28 Temperature and backup domain supply thresholds monitoring The temperature and backup domain supply monitoring characteristics are provided in the technical note STM32U54xxx/STM32U58xxx/STM32U5Axxx/STM32U5Gxxx MCUs for PCI products (TN1333) (NDA required). #### 5.3.29 ADF/MDF characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature, $f_{AHB}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - Capacitive load C<sub>I</sub> = 30 pF - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V - Voltage scaling range 1 Refer to Section 5.3.15: I/O port characteristics for more details on the input/output alternate function characteristics. Table 118. ADF characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------------------------------------------------------|------------------------------------------------------|------------------------------------|-----|-----|------| | f <sub>CCKI</sub> | Input clock frequency via<br>ADF_CCK[1:0] pin, in SLAVE<br>SPI mode | | - | - | 25 | | | f <sub>CCKO</sub> | Output clock frequency in MASTER SPI mode | 1.71 ≤ V <sub>DD</sub> ≤ 3.6 V | - | - | 25 | MHz | | f <sub>CCKOLF</sub> | Output clock frequency in LF_MASTER SPI mode | | - | - | 5 | | | f <sub>SYMB</sub> | Input symbol rate in<br>Manchester mode | | - | - | 20 | | | t <sub>HCCKI</sub> | ADF_CCK[1:0] input clock high and low time | In SLAVE SPI mode | 2 ×<br>Tadf_proc_ck <sup>(2)</sup> | - | - | | | t <sub>HCCKO</sub> | ADF_CCK[1:0] output clock high and low time | In MASTER SPI mode | 2 ×<br>Tadf_proc_ck | - | - | | | t <sub>HCCKOLF</sub> | ADF_CCK[1:0] output clock high and low time | In LF_MASTER SPI mode | Tadf_proc_ck | - | - | | | tsuccki | Data setup time with respect to ADF_CCK[1:0] input | In SLAVE SPI mode:<br>ADF_CCK[1:0] configured in | 4.5 | - | - | ns | | t <sub>HDCCKI</sub> | Data hold time with respect to ADF_CCK[1:0] input | input, measured on rising and falling edge | 1 | - | - | | | tsuccко | Data setup time with respect to ADF_CCK[1:0] output | In MASTER SPI mode:<br>ADF_CCK[1:0] configured in | 5.5 | - | - | | | t <sub>HDCCKO</sub> | Data hold time with respect to ADF_CCK[1:0] output | output, measured on rising and falling edge | 0 | - | - | | | tsucckolf | Data setup time with respect to ADF_CCK[1:0] output | In LF_MASTER SPI mode:<br>ADF_CCK[1:0] configured in | 19.5 | - | - | no | | t <sub>HDCCKOLF</sub> | Data hold time with respect to ADF_CCK[1:0] output | output, measured on rising and falling edge | 0 | - | - | ns | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> Tadf\_proc\_ck is the period of the ADF processing clock. DS13737 Rev 9 259/341 ### Figure 47. ADF timing diagram # Table 119. MDF characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------------------------|---------------------------------|------------------------------------|-----|-----|------| | f <sub>CKI</sub> | Input clock frequency via<br>MDF_CKIx pin, in<br>SLAVE SPI mode | | - | - | 25 | | | f <sub>CCKI</sub> | Input clock frequency via<br>MDF_CCK[1:0] pin, in<br>SLAVE SPI mode | | - | - | 25 | | | f <sub>CCKO</sub> | Output clock frequency in MASTER SPI mode | 11.71 ≤ V <sub>DD</sub> ≤ 3.6 V | - | - | 25 | MHz | | f <sub>CCKOLF</sub> | Output clock frequency in LF_MASTER SPI mode | | - | - | 5 | | | f <sub>SYMB</sub> | Input symbol rate in Manchester mode | | - | - | 20 | | | t <sub>HCKI</sub> t <sub>LCKI</sub> | MDF_CKIx input clock high and low time | In SLAVE SPI mode | 2 ×<br>Tmdf_proc_ck <sup>(2)</sup> | - | - | | | t <sub>HCCKI</sub> | MDF_CCK[1:0] input clock high and low time | In SLAVE SPI mode | 2 ×<br>Tmdf_proc_ck | - | - | ns | | t <sub>HCCKO</sub> | MDF_CCK[1:0] output clock high and low time | In MASTER SPI mode | 2 ×<br>Tmdf_proc_ck | - | - | 113 | | t <sub>HCCKOLF</sub> | MDF_CCK[1:0] output clock high and low time | In LF_MASTER SPI mode | Tmdf_proc_ck | - | - | | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------|------------------------------------------------------|------|-----|-----|------| | t <sub>sucki</sub> | Data setup time with respect to MDF_CKIx input | In SLAVE SPI mode, measured | 1.5 | - | - | | | t <sub>HDCKI</sub> | Data hold time with respect to MDF_CKIx input | on rising and falling edge | 0 | - | - | | | tsuccki | Data setup time with respect to MDF_CCK[1:0] input | In SLAVE SPI mode:<br>MDF_CCK[1:0] configured in | 1.5 | - | - | | | t <sub>HDCCKI</sub> | Data hold time with respect to MDF_CCK[1:0] input | input, measured on rising and falling edge | 0.5 | - | - | ns | | tsuccко | Data setup time with respect to MDF_CCK[1:0] output | In MASTER SPI mode:<br>MDF_CCK[1:0] configured in | 3.5 | - | - | 115 | | t <sub>HDCCKO</sub> | Data hold time with respect to MDF_CCK[1:0] output | output, measured on rising and falling edge | 1.5 | - | - | | | tsucckolf | Data setup time with respect to MDF_CCK[1:0] output | In LF_MASTER SPI mode,<br>MDF_CCK[1:0] configured in | 19.5 | - | - | | | tHDCCKOLF | Data hold time with respect to MDF_CCK[1:0] output | output, measured on rising and falling edge | 0 | - | - | | Table 119. MDF characteristics<sup>(1)</sup> (continued) - 1. Evaluated by characterization. Not tested in production. - 2. Tmdf\_proc\_ck is the period of the MDF processing clock. $t_{\text{SUCKI}}$ $t_{\text{HDCKI}}$ $t_{\text{SUCKI}}$ $t_{\text{HDCKI}}$ $f_{\text{CKI}},\,f_{\text{CCKI}},\,F_{\text{CCKO}},\,f_{\text{CCKOLF}}$ t<sub>SUCCKI</sub> t<sub>HDCCKI</sub> t<sub>succki</sub> t<sub>HDCCKI</sub> thdccko tsuccko thdccko t<sub>succko</sub> $t_{\text{LCKI},}\,t_{\text{LCCKI}},$ t<sub>HCKI</sub>, t<sub>HCCKI</sub>, tsucckolf thdcckolf tsucckolf thdcckolf $t_{\text{LCCKO}} \\$ $t_{\text{HCCKO}} \\$ MDF\_CKIx (I) MDF\_CCK (I/O) MDF\_SDIx (I) MSv69125V1 Figure 48. MDF timing diagram #### 5.3.30 DCMI characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency and $V_{DD}$ supply voltage summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - DCMI\_PIXCLK polarity: falling - DCMI\_VSYNC and DCMI\_HSYNC polarity: high - Data formats: 14 bits - Capacitive load C<sub>I</sub> = 30 pF - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V - Voltage scaling range 1 Table 120. DCMI characteristics<sup>(1)</sup> | Symbol | Parameter | | Max | Unit | |-----------------------------------------------------------------------------|-----------------------------------------------|----|-----|------| | - | Frequency ratio DCMI_PIXCLK/f <sub>HCLK</sub> | - | 0.4 | - | | DCMI_PIXCLK | Pixel clock input | | 64 | MHz | | D <sub>PIXEL</sub> | Pixel clock input duty cycle | 30 | 70 | % | | t <sub>su(DATA)</sub> | Data input setup time | 2 | - | | | t <sub>h(DATA)</sub> | Data hold time | 1 | - | | | $\begin{array}{c} t_{\text{su(HSYNC)}} \\ t_{\text{su(VSYNC)}} \end{array}$ | DCMI_HSYNC and DCMI_VSYNC input setup times | 2 | - | ns | | t <sub>h(HSYNC)</sub><br>t <sub>h(VSYNC)</sub> | DCMI_HSYNC and DCMI_VSYNC input hold times | 1 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Figure 49. DCMI timing diagram #### 5.3.31 PSSI characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency and $V_{DD}$ supply voltage summarized in *Table 32*, with the following configuration: • Output speed set to OSPEEDRy[1:0] = 10 PSSI\_PDCK polarity: falling PSSI\_RDY and PSSI\_DE polarity: low Bus width: 16 linesData width: 32 bits Capacitive load C<sub>L</sub> = 30 pF Measurement points done at 0.5 × V<sub>DD</sub> level I/O compensation cell activated HSLV activated when V<sub>DD</sub> ≤ 2.7 V Voltage scaling range 1 Table 121. PSSI transmit characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|---------------------------------------------|-----------------------------------------------------|-----|-------------------|-------| | - | Frequency ratio DCMI_PDCK/f <sub>HCLK</sub> | - | - | 0.4 | - | | PSSI PDCK | PSSI clock input | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 64 <sup>(2)</sup> | MHz | | PSSI_PDCK | F331 Clock Input | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 47 <sup>(2)</sup> | IVITZ | | D <sub>PIXEL</sub> | PSSI clock input duty cycle | - | 30 | 70 | % | | <b>+</b> . | Data output valid time | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 14 | | | t <sub>OV(DATA)</sub> | Data output valid time | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 21 | | | t <sub>OH(DATA)</sub> | Data output hold time | | 7 | - | | | t <sub>OV(DE)</sub> | DE output valid time | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 12.5 | ns | | t <sub>OH(DE)</sub> | DE output hold time | | 6 | - | | | t <sub>SU(RDY)</sub> | RDY input setup time | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0 | - | | | t <sub>H(RDY)</sub> | RDY input hold time | 1.71 V = VDD = 3.0 V | 0 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> This maximal frequency does not consider receiver setup and hold timings. Figure 50. PSSI transmit timing diagram Table 122. PSSI receive characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|---------------------------------------------|----------------------------------|-----|-----|------| | - | Frequency ratio DCMI_PDCK/f <sub>HCLK</sub> | - | - | 0.4 | - | | PSSI_PDCK | PSSI clock input | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 64 | MHz | | D <sub>PIXEL</sub> | PSSI clock input duty cycle | - | 30 | 70 | % | | t <sub>SU(DATA)</sub> | Data input setup time | | 2 | - | | | t <sub>H(DATA)</sub> | Data input hold time | | 1.5 | - | | | t <sub>SU(DE)</sub> | DE input setup time | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0.5 | - | ns | | t <sub>H(DE)</sub> | DE input hold time | 1.71 V = V <sub>DD</sub> = 3.0 V | 2 | - | 115 | | t <sub>OV(RDY)</sub> | RDY output valid time | | - | 12 | | | t <sub>OH(RDY)</sub> | RDY output hold time | | 6 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Figure 51. PSSI receive timing diagram #### 5.3.32 Timer characteristics The parameters given in the following tables are specified by design, not tested in production. Refer to *Section 5.3.15: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|-----------------------------------|--------------------------------|-------|-------------------------|----------------------| | t | Timer resolution time | - | 1 | - | $t_{TIMxCLK}$ | | t <sub>res(TIM)</sub> | Time resolution time | f <sub>TIMxCLK</sub> = 160 MHz | 6.25 | - | ns | | f | Timer external clock frequency on | - | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | f <sub>EXT</sub> | CH1 to CH4 | f <sub>TIMxCLK</sub> = 160 MHz | 0 | 80 | IVIITZ | | Poo | Timer resolution | TIMx (except TIM2/3/4/5) | - | 16 | bit | | Res <sub>TIM</sub> | Timer resolution | TIM2/3/4/5 | - | 32 | DIL | | + | 16 bit counter clock period | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | <sup>t</sup> COUNTER | 16-bit counter clock period | f <sub>TIMxCLK</sub> = 160 MHz | 0.007 | 409.6 | μs | | | Maximum possible count with | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | | f <sub>TIMxCLK</sub> = 160 MHz | - | 26.843 | S | Table 123. TIMx<sup>(1)</sup> characteristics 1. TIMx is used as a general term in which x stands for 1,2,3,4,5,6,7,8,15,16 or 17. | Table 1241 11756 Hillimax timedat period at 62 KHz (201) | | | | | | | | |----------------------------------------------------------|--------------|------------------------------|------------------------------|------|--|--|--| | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0] = 0x000 | Max timeout RL[11:0] = 0xFFF | Unit | | | | | /4 | 0 | 0.125 | 512 | | | | | | /8 | 1 | 0.250 | 1024 | | | | | | /16 | 2 | 0.500 | 2048 | | | | | | /32 | 3 | 1.0 | 4096 | ms | | | | | /64 | 4 | 2.0 | 8192 | | | | | | /128 | 5 | 4.0 | 16384 | | | | | | /256 | 6 or 7 | 8.0 | 32768 | | | | | Table 124. IWDG min/max timeout period at 32 kHz (LSI)<sup>(1)</sup> <sup>1.</sup> The exact timings still depend on the phasing of the APB interface clock versus the LSI clock, so that there is always a full RC period of uncertainty. | Table 125. WWDG min/max timeout value at 160 MHz (PCLK) | | | | | |---------------------------------------------------------|-------|-------------------|-------------------|------| | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | | 1 | 0 | 0.025 | 1.638 | | | 2 | 1 | 0.051 | 3.276 | | | 4 | 2 | 0.102 | 6.553 | | | 8 | 3 | 0.204 | 13.107 | Ī | | 16 | 4 | 0.409 | 26.214 | ms | | 32 | 5 | 0.819 | 52.428 | | | 46 | 6 | 1.177 | 75.366 | | | 128 | 7 | 3.276 | 209.715 | | Table 125. WWDG min/max timeout value at 160 MHz (PCLK) #### 5.3.33 FSMC characteristics Unless otherwise specified, the parameters given in the tables below are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - Capacitive load C<sub>L</sub> = 30 pF, unless otherwise specified - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V - Voltage scaling range 1 Refer to Section 5.3.15: I/O port characteristics for more details on the input/output characteristics. #### Asynchronous waveforms and timings *Figure 52* to *Figure 55* represent asynchronous waveforms and *Table 126* to *Table 133* provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration: - AddressSetupTime (ADDSET) = 0x1 - AddressHoldTime (ADDHLD) = 0x1 - ByteLaneSetup (NBLSET) = 0x1 - DataSetupTime (DATAST) = 0x1 (except for asynchronous NWAIT mode, DataSetupTime = 0x5) - DataHoldTime (DATAHLD) = 0x1 (0x0 for write operation) - BusTurnAroundDuration = 0x0 - Capacitive load C<sub>L</sub> = 30 pF In all timing tables, the $T_{\mbox{\scriptsize HCLK}}$ is the HCLK clock period. Figure 52. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms Table 126. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|---------------------------------------|---------------------------|---------------------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 3 × t <sub>HCLK</sub> - 1 | 3 × t <sub>HCLK</sub> + 1 | | | t <sub>v(NOE_NE)</sub> | FMC_NEx low to FMC_NOE low | 0 | 5 | | | t <sub>w(NOE)</sub> | FMC_NOE low time | 2 × t <sub>HCLK</sub> - 1 | 2 × t <sub>HCLK</sub> + 1 | | | t <sub>h(NE_NOE)</sub> | FMC_NOE high to FMC_NE high hold time | T <sub>HCLK</sub> | - | | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 1.5 | | | t <sub>h(A_NOE)</sub> | Address hold time after FMC_NOE high | 2 × t <sub>HCLK</sub> - 1 | - | 200 | | t <sub>su(Data_NE)</sub> | Data to FMC_NEx high setup time | t <sub>HCLK</sub> + 15 | - | ns | | t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time | 15 | - | | | t <sub>h(Data_NOE)</sub> | Data hold time after FMC_NOE high | 0 | - | | | t <sub>h(Data_NE)</sub> | Data hold time after FMC_NEx high | 0 | - | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | - | 1.5 | | | t <sub>w(NADV)</sub> | FMC_NADV low time | - | T <sub>HCLK</sub> + 1 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 127. Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|-------------------------------------------|-----------------------------|---------------------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 8 × t <sub>HCLK</sub> - 1 | 8 × t <sub>HCLK</sub> + 1 | | | t <sub>w(NOE)</sub> | FMC_NWE low time | 7 × t <sub>HCLK</sub> - 1 | 7 × t <sub>HCLK</sub> + 1 | | | t <sub>w(NWAIT)</sub> | FMC_NWAIT <sup>(2)</sup> low time | t <sub>HCLK</sub> | - | ns | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high | 5 × t <sub>HCLK</sub> + 9.5 | - | | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 4 × t <sub>HCLK</sub> + 10 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> NWAIT pulse is equal to one HCLK cycle. Figure 53. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms Table 128. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |--------------------------|---------------------------------------|---------------------------|---------------------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 3 × t <sub>HCLK</sub> - 1 | 3 × t <sub>HCLK</sub> + 1 | | | t <sub>v(NWE_NE)</sub> | FMC_NEx low to FMC_NWE low | t <sub>HCLK</sub> - 1 | t <sub>HCLK</sub> + 1 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | t <sub>HCLK</sub> - 0.5 | t <sub>HCLK</sub> + 0.5 | | | t <sub>h(NE_NWE)</sub> | FMC_NWE high to FMC_NE high hold time | t <sub>HCLK</sub> | - | | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 1 | | | t <sub>h(A_NWE)</sub> | Address hold time after FMC_NWE high | t <sub>HCLK</sub> - 0.5 | - | ne | | t <sub>v(BL_NE)</sub> | FMC_NEx low to FMC_BL valid | - | 0.5 | ns | | t <sub>h(BL_NWE)</sub> | FMC_BL hold time after FMC_NWE high | t <sub>HCLK</sub> - 0.5 | - | | | t <sub>v(Data_NE)</sub> | FMC_NEx low to Data valid | - | t <sub>HCLK</sub> + 2 | | | t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high | t <sub>HCLK</sub> | - | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | - | 2 | | | t <sub>w(NADV)</sub> | FMC_NADV low time | - | t <sub>HCLK</sub> + 1 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 129. Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings<sup>(1)</sup> | | • | | • | | |---------------------------|----------------------------------------------------|----------------------------|---------------------------|------| | Symbol | Parameter | Min | Max | Unit | | t <sub>w(NE)</sub> | FMC_NE low time | 8 × t <sub>HCLK</sub> - 1 | 8 × t <sub>HCLK</sub> + 1 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | 6 × t <sub>HCLK</sub> - 1 | 6 × t <sub>HCLK</sub> + 1 | ns | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT <sup>(2)</sup> valid before FMC_NEx high | 5 × t <sub>HCLK</sub> + 13 | - | 115 | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 4 × t <sub>HCLK</sub> + 12 | - | | - 1. Evaluated by characterization. Not tested in production. - 2. NWAIT pulse is equal to one HCLK cycle. Figure 54. Asynchronous multiplexed PSRAM/NOR read waveforms Table 130. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|------------------------------------------------------|-----------------------------|-----------------------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 3 × t <sub>HCLK</sub> - 1 | 3 × t <sub>HCLK</sub> + 1 | | | t <sub>v(NOE_NE)</sub> | FMC_NEx low to FMC_NOE low | 0 | 5 | | | t <sub>w(NOE)</sub> | FMC_NOE low time | 2 × t <sub>HCLK</sub> - 0.5 | 2 × t <sub>HCLK</sub> + 0.5 | | | t <sub>h(NE_NOE)</sub> | FMC_NOE high to FMC_NE high hold time | t <sub>HCLK</sub> | - | | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 1.5 | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | 0 | 1.5 | ns | | t <sub>w(NADV)</sub> | FMC_NADV low time | t <sub>HCLK</sub> - 0.5 | t <sub>HCLK</sub> + 1 | | | t <sub>h(AD_NADV)</sub> | FMC_AD(address) valid hold time after FMC_NADV high) | t <sub>HCLK</sub> - 4 | - | | | t <sub>h(A_NOE)</sub> | Address hold time after FMC_NOE high | t <sub>HCLK</sub> - 1 | - | | | t <sub>su(Data_NE)</sub> | Data to FMC_NEx high setup time | t <sub>HCLK</sub> + 15 | - | | | t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time | 15 | - | | | t <sub>h(Data_NE)</sub> | Data hold time after FMC_NEx high | 0 | - | ns | | t <sub>h(Data_NOE)</sub> | Data hold time after FMC_NOE high | 0 | - | 115 | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 131. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|----------------------------------------------------|-----------------------------|---------------------------|------| | $t_{w(NE)}$ | FMC_NE low time | 8 × t <sub>HCLK</sub> - 1 | 8 × t <sub>HCLK</sub> + 1 | | | $t_{w(NOE)}$ | FMC_NOE low time | 7 × t <sub>HCLK</sub> - 1 | 7 × t <sub>HCLK</sub> + 1 | ne | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT <sup>(2)</sup> valid before FMC_NEx high | 4 × t <sub>HCLK</sub> + 9.5 | - | ns | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 3 × t <sub>HCLK</sub> + 10 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> NWAIT pulse is equal to one HCLK cycle. Figure 55. Asynchronous multiplexed PSRAM/NOR write waveforms Table 132. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|-----------------------------------------------------|-----------------------------|---------------------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 3 × t <sub>HCLK</sub> - 1 | 3 × t <sub>HCLK</sub> + 1 | | | t <sub>v(NWE_NE)</sub> | FMC_NEx low to FMC_NWE low | t <sub>HCLK</sub> - 1 | t <sub>HCLK</sub> | | | t <sub>w(NWE)</sub> | FMC_NWE low time | 2 × t <sub>HCLK</sub> - 0.5 | 2 × t <sub>HCLK</sub> + 1 | | | t <sub>h(NE_NWE)</sub> | FMC_NWE high to FMC_NE high hold time | t <sub>HCLK</sub> | - | | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 1 | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | 0 | 2 | | | t <sub>w(NADV)</sub> | FMC_NADV low time | t <sub>HCLK</sub> - 0.5 | t <sub>HCLK</sub> + 1 | ns | | t <sub>h(AD_NADV)</sub> | FMC_AD(adress) valid hold time after FMC_NADV high) | t <sub>HCLK</sub> - 4.5 | - | | | t <sub>h(A_NWE)</sub> | Address hold time after FMC_NWE high | t <sub>HCLK</sub> - 0.5 | - | | | t <sub>h(BL_NWE)</sub> | FMC_BL hold time after FMC_NWE high | t <sub>HCLK</sub> - 0.5 | - | | | t <sub>v(BL_NE)</sub> | FMC_NEx low to FMC_BL valid | - | 0.5 | | | t <sub>v(Data_NADV)</sub> | FMC_NADV high to Data valid | - | t <sub>HCLK</sub> + 2 | | | t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high | t <sub>HCLK</sub> | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. | Symbol | Parameter | Min | Max | Unit | |---------------------------|-------------------------------------------|----------------------------|---------------------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 8 × t <sub>HCLK</sub> - 1 | 8 × t <sub>HCLK</sub> + 1 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | 6 × t <sub>HCLK</sub> - 1 | 6 × t <sub>HCLK</sub> + 1 | ns | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high | 5 × t <sub>HCLK</sub> + 13 | - | 115 | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 4 × t <sub>HCLK</sub> + 12 | - | | Table 133. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings<sup>(1)</sup> #### Synchronous waveforms and timings *Figure 56* to *Figure 59* represent synchronous waveforms and *Table 134* to *Table 137* provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration: - BurstAccessMode = FMC\_BurstAccessMode\_Enable - MemoryType = FMC\_MemoryType\_CRAM - WriteBurst = FMC\_WriteBurst\_Enable - CLKDivision = 1 - DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM In all timing tables, the T<sub>HCl K</sub> is the HCLK clock period. - Maximum FMC\_CLK = 80 MHz for 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V, with C<sub>L</sub> = 15pF and with C<sub>L</sub> = 20 pF - Maximum FMC\_CLK = 80 MHz for 1.71 V $\leq$ V<sub>DD</sub> $\leq$ 1.9 V with C<sub>L</sub> = 15pF and with C<sub>L</sub> = 20 pF 273/341 <sup>1.</sup> Evaluated by characterization. Not tested in production. Figure 56. Synchronous multiplexed NOR/PSRAM read timings Table 134. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |----------------------------|-------------------------------------------|-----------------------------|-----|------| | t <sub>w(CLK)</sub> | FMC_CLK period | 2 × t <sub>HCLK</sub> - 0.5 | - | | | t <sub>d(CLKL-NExL)</sub> | FMC_CLK low to FMC_NEx low (x = 02) | - | 1 | | | t <sub>d(CLKH_NExH)</sub> | FMC_CLK high to FMC_NEx high (x = 02) | t <sub>HCLK</sub> - 0.5 | - | | | t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low | - | 1.5 | | | t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high | 1 | - | | | t <sub>d(CLKL-AV)</sub> | FMC_CLK low to FMC_Ax valid (x = 1625) | - | 2.5 | ns | | t <sub>d(CLKH-AIV)</sub> | FMC_CLK high to FMC_Ax invalid (x = 1625) | t <sub>HCLK</sub> - 0.5 | - | | | t <sub>d(CLKL-NOEL)</sub> | FMC_CLK low to FMC_NOE low | - | 1.5 | | | t <sub>d(CLKH-NOEH)</sub> | FMC_CLK high to FMC_NOE high | t <sub>HCLK</sub> + 1 | - | | | t <sub>d(CLKL-ADV)</sub> | FMC_CLK low to FMC_AD[15:0] valid | - | 2 | | | t <sub>d(CLKL-ADIV)</sub> | FMC_CLK low to FMC_AD[15:0] invalid | 0 | - | | | Tubic 104. Official offices indiciplexed Horist Official found thinings (continues) | Table 134. Synchronous multi | plexed NOR/PSRAM read tir | mings <sup>(1)(2)</sup> (continued) | |-------------------------------------------------------------------------------------|------------------------------|---------------------------|-------------------------------------| |-------------------------------------------------------------------------------------|------------------------------|---------------------------|-------------------------------------| | Symbol | Parameter | Min | Max | Unit | |-----------------------------|----------------------------------------------|-----|-----|------| | t <sub>su(ADV-CLKH)</sub> | FMC_A/D[15:0] valid data before FMC_CLK high | 3 | - | | | t <sub>h(CLKH-ADV)</sub> | FMC_A/D[15:0] valid data after FMC_CLK high | 4 | - | ns | | t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high | 1 | - | 115 | | t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high | 2.5 | - | | - 1. Evaluated by characterization. Not tested in production. - 2. Clock ratio R = (HCLK period /FMC\_CLK period). Figure 57. Synchronous multiplexed PSRAM write timings Table 135. Synchronous multiplexed PSRAM write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |----------------------------|---------------------------------------|-----------------------------|-----|------| | t <sub>w(CLK)</sub> | FMC_CLK period, 2.7 V ≤ VDD ≤ 3.6 V | 2 × t <sub>HCLK</sub> - 0.5 | - | | | t <sub>d(CLKL-NExL)</sub> | FMC_CLK low to FMC_NEx low (x = 02) | - | 2 | ns | | t <sub>d(CLKH-NExH)</sub> | FMC_CLK high to FMC_NEx high (x = 02) | t <sub>HCLK</sub> + 1.5 | - | 115 | | t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low | - | 2 | | Table 135. Synchronous multiplexed PSRAM write timings<sup>(1)</sup> (continued) | Symbol | Parameter | Min | Max | Unit | |-----------------------------|--------------------------------------------|-------------------------|-----|------| | t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high | 1 | - | | | t <sub>d(CLKL-AV)</sub> | FMC_CLK low to FMC_Ax valid (x = 1625) | - | 3 | | | t <sub>d(CLKH-AIV)</sub> | FMC_CLK high to FMC_Ax invalid (x = 1625) | t <sub>HCLK</sub> | - | | | t <sub>d(CLKL-NWEL)</sub> | FMC_CLK low to FMC_NWE low | - | 2.5 | | | t <sub>d(CLKH-NWEH)</sub> | FMC_CLK high to FMC_NWE high | t <sub>HCLK</sub> + 1 | - | | | t <sub>d(CLKL-ADV)</sub> | FMC_CLK low to FMC_AD[15:0] valid | - | 2 | ns | | t <sub>d(CLKL-ADIV)</sub> | FMC_CLK low to FMC_AD[15:0] invalid | 0 | - | 115 | | t <sub>d(CLKL-DATA)</sub> | FMC_A/D[15:0] valid data after FMC_CLK low | - | 3 | | | t <sub>d(CLKL-NBLL)</sub> | FMC_CLK low to FMC_NBL low | - | 2 | | | t <sub>d(CLKH-NBLH)</sub> | FMC_CLK high to FMC_NBL high | t <sub>HCLK</sub> + 0.5 | - | | | t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high | 3 | - | | | t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high | 2.5 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Figure 58. Synchronous non-multiplexed NOR/PSRAM read timings Table 136. Synchronous non-multiplexed NOR/PSRAM read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------------------|--------------------------------------------|-------------------------|-----|------| | t <sub>w(CLK)</sub> | FMC_CLK period | t <sub>HCLK</sub> - 0.5 | - | | | t <sub>d(CLKL-NExL)</sub> | FMC_CLK low to FMC_NEx low (x = 02) | - | 1 | | | t <sub>d(CLKH-NExH)</sub> | FMC_CLK high to FMC_NEx high (x = 02) | t <sub>HCLK</sub> - 0.5 | - | | | t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low | - | 1.5 | | | t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high | 1 | - | | | t <sub>d(CLKL-AV)</sub> | FMC_CLK low to FMC_Ax valid (x = 025) | - | 2.5 | | | t <sub>d(CLKH-AIV)</sub> | FMC_CLK high to FMC_Ax invalid (x = 025) | t <sub>HCLK</sub> - 0.5 | - | ns | | t <sub>d(CLKL-NOEL)</sub> | FMC_CLK low to FMC_NOE low | - | 1.5 | | | t <sub>d(CLKH-NOEH)</sub> | FMC_CLK high to FMC_NOE high | t <sub>HCLK</sub> + 1 | - | | | t <sub>su(DV-CLKH)</sub> | FMC_D[15:0] valid data before FMC_CLK high | 3 | - | | | t <sub>h(CLKH-DV)</sub> | FMC_D[15:0] valid data after FMC_CLK high | 4 | - | | | t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high | 1 | - | ] | | t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high | 2.5 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Figure 59. Synchronous non-multiplexed PSRAM write timings Table 137. Synchronous non-multiplexed PSRAM write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------------------|-------------------------------------------|-----------------------------|-----|------| | t <sub>w(CLK)</sub> | FMC_CLK period | 2 × t <sub>HCLK</sub> - 0.5 | - | | | t <sub>d(CLKL-NExL)</sub> | FMC_CLK low to FMC_NEx low (x = 02) | - | 3 | | | t <sub>d(CLKH-NExH)</sub> | FMC_CLK high to FMC_NEx high (x = 02) | t <sub>HCLK</sub> + 1.5 | - | | | t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low | - | 2 | | | t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high | 1 | - | | | t <sub>d(CLKL-AV)</sub> | FMC_CLK low to FMC_Ax valid (x = 1625) | - | 3 | | | t <sub>d(CLKH-AIV)</sub> | FMC_CLK high to FMC_Ax invalid (x = 1625) | t <sub>HCLK</sub> | - | ns | | t <sub>d(CLKL-NWEL)</sub> | FMC_CLK low to FMC_NWE low | - | 2.5 | 115 | | t <sub>d(CLKH-NWEH)</sub> | FMC_CLK high to FMC_NWE high | t <sub>HCLK</sub> + 1 | - | | | t <sub>d(CLKL-Data)</sub> | FMC_D[15:0] valid data after FMC_CLK low | - | 3 | | | t <sub>d(CLKL-NBLL)</sub> | FMC_CLK low to FMC_NBL low | - | 2 | | | t <sub>d(CLKH-NBLH)</sub> | FMC_CLK high to FMC_NBL high | t <sub>HCLK</sub> + 0.5 | - | | | t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high | 3 | - | | | t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high | 2.5 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. #### NAND controller waveforms and timings *Figure 60* to *Figure 63* represent synchronous waveforms, and *Table 138/Table 139* provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration: - COM.FMC\_SetupTime = 0x01 - COM.FMC\_WaitSetupTime = 0x03 - COM.FMC HoldSetupTime = 0x02 - COM.FMC\_HiZSetupTime = 0x01 - ATT.FMC SetupTime = 0x01 - ATT.FMC WaitSetupTime = 0x03 - ATT.FMC\_HoldSetupTime = 0x02 - ATT.FMC\_HiZSetupTime = 0x01 - Bank = FMC Bank NAND - MemoryDataWidth = FMC\_MemoryDataWidth\_16b - ECC = FMC ECC Enable - ECCPageSize = FMC\_ECCPageSize\_512Bytes - TCLRSetupTime = 0 - TARSetupTime = 0 In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period. Figure 60. NAND controller waveforms for read access 1. y = 7 or 15 depending on the NAND flash memory interface. Figure 61. NAND controller waveforms for write access 1. y = 7 or 15 depending on the NAND flash memory interface. FMC\_NCEX ALE (FMC\_A17) CLE (FMC\_A16) FMC\_NWE FMC\_NOE tw(NOE) th(NOE-ALE) FMC\_D[15:0] MSv38005V1 Figure 62. NAND controller waveforms for common memory read access Figure 63. NAND controller waveforms for common memory write access Table 138. Switching characteristics for NAND Flash read cycles<sup>(1)</sup> | Symbol | mbol Parameter | | Max | Unit | |-------------------------|--------------------------------------------|-----------------------------|-----------------------------|------| | t <sub>w(NOE)</sub> | FMC_NOE low width | 4 × t <sub>HCLK</sub> - 0.5 | 4 × t <sub>HCLK</sub> + 0.5 | | | t <sub>su(D-NOE)</sub> | FMC_D[15-0] valid data before FMC_NOE high | 10 | - | | | t <sub>h(NOE-D)</sub> | FMC_D[15-0] valid data after FMC_NOE high | 0 | - | ns | | t <sub>d(ALE-NOE)</sub> | FMC_ALE valid before FMC_NOE low | - | 3 × t <sub>HCLK</sub> + 0.5 | | | t <sub>h(NOE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid | 4 × t <sub>HCLK</sub> - 1 | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. | Symbol | Symbol Parameter | | Max | Unit | |-------------------------|---------------------------------------|-----------------------------|-----------------------------|------| | t <sub>w(NWE)</sub> | FMC_NWE low width | 4 × t <sub>HCLK</sub> - 0.5 | 4 × t <sub>HCLK</sub> + 0.5 | | | t <sub>v(NWE-D)</sub> | FMC_NWE low to FMC_D[15-0] valid | 0 | - | | | t <sub>h(NWE-D)</sub> | FMC_NWE high to FMC_D[15-0] invalid | 2 × t <sub>HCLK</sub> + 1 | - | ns | | t <sub>d(D-NWE)</sub> | FMC_D[15-0] valid before FMC_NWE high | 5 × t <sub>HCLK</sub> - 5 | - | 115 | | t <sub>d(ALE_NWE)</sub> | FMC_ALE valid before FMC_NWE low | - | 3 × t <sub>HCLK</sub> + 0.5 | | | t <sub>h(NWE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid | 2 × t <sub>HCLK</sub> - 0.5 | - | | Table 139. Switching characteristics for NAND Flash write cycles<sup>(1)</sup> #### 5.3.34 OCTOSPI characteristics Unless otherwise specified, the parameters given in *Table 140* to *Table 142* are derived from tests performed under the ambient temperature, $f_{AHB}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - Delay block enabled for DTR (with DQS)/HyperBus - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V - Voltage scaling range 1 unless otherwise specified Refer to Section 5.3.15: I/O port characteristics for more details on the input/output alternate function characteristics. ymbol Parameter Conditions Min Typ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------| | | | 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V<br>Voltage range 1<br>C <sub>L</sub> = 15 pF | - | - | 93 | | | f <sub>(CLK)</sub> OCTOSPI clock frequency | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ Voltage range1 $C_L = 15 \text{ pF}$ | - | - | 100 | MHz | | | | | 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V<br>Voltage range 4<br>C <sub>L</sub> = 15 pF | - | - | 24 | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 140. OCTOSPI characteristics in SDR mode<sup>(1)(2)(3)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------|----------------------|------------------------------------------------|-----|------------------------------------------|------| | $t_{w(CLKH)}$ | OCTOSPI clock high | PRESCALER[7:0] = n | t <sub>(CLK)</sub> /2 - 0.5 | - | t <sub>(CLK)</sub> /2 | | | t <sub>w(CLKL)</sub> | and low time<br>(even division) | (n = 0, 1, 3, 5,255) | t <sub>(CLK)</sub> /2 - 0.5 | - | t <sub>(CLK)</sub> /2 | | | t <sub>w(CLKH)</sub> | OCTOSPI clock high and low time | PRESCALER[7:0] = n | (n/2) × t <sub>(CLK)</sub><br>/(n+1) - 0.5 | - | (n/2) × t <sub>(CLK)</sub><br>/(n+1) | | | t <sub>w(CLKL)</sub> | (م ما ما مان بنمنه یم) | (n = 2, 4, 6,254) | ((n/2)+1) × t <sub>(CLK)</sub><br>/(n+1) - 0.5 | ı | ((n/2)+1) × t <sub>(CLK)</sub><br>/(n+1) | | | t | Data input setup time | Voltage range 1 | 2.75 | - | - | | | t <sub>s(IN)</sub> | Data input setup time | Voltage range 4 | 3 | - | - | ns | | + | Data input hold time | Voltage range 1 | 0.5 | - | - | | | t <sub>h(IN)</sub> | Data input noid time | Voltage range 4 | 1 | - | - | | | | Data output valid time | Voltage range 1 | - | 0.5 | 1 | | | t <sub>v(OUT)</sub> | Data output valid time | Voltage range 4 | - | 1.5 | 2.5 | | | + | Data output hold time | Voltage range 1 | 0.5 | i | - | | | t <sub>h(OUT)</sub> | Data output hold time | Voltage range 4 | -0.25 | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 141. OCTOSPI characteristics in DTR mode (no DQS)<sup>(1)(2)(3)</sup> | Sym<br>bol | Parameter | Conditions | Min | Тур | Max | Unit | |------------|-------------------------|------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------| | I I COLLO | OCTOSPI clock frequency | 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V Voltage range 1, C <sub>L</sub> = 15 pF | - | - | 93 <sup>(4)</sup> | | | | | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$<br>Voltage range1, C <sub>L</sub> = 15 pF | - | - | 100 <sup>(4)</sup> | MHz | | | | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V<br>Voltage range 4, C <sub>L</sub> = 15 pF | - | - | 24 <sup>(4)</sup> | | <sup>2.</sup> Measured values in this table apply to Octo- and Quad-SPI data modes. <sup>3.</sup> Delay block bypassed. Table 141. OCTOSPI characteristics in DTR mode (no DQS)<sup>(1)(2)(3)</sup> (continued) | Sym<br>bol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------|----------------------------------------------------|------------------------------------------------|---------------------------------|------------------------------------------------|------| | t <sub>w(CLKH)</sub> | OCTOSPI clock | PRESCALER[7:0] = n | t <sub>(CLK)</sub> /2 - 0.5 | - | $t_{(CLK)}/2 + 0.5$ | | | t <sub>w(CLKL)</sub> | high and low time (even division) | (n = 0, 1, 3, 5,255) | t <sub>(CLK)</sub> /2 - 0.5 | - | t <sub>(CLK)</sub> /2 + 0.5 | | | t <sub>w(CLKH)</sub> | OCTOSPI clock | PRESCALER[7:0] = n | (n/2) × t <sub>(CLK)</sub><br>/(n+1) - 0.5 | - | (n/2) × t <sub>(CLK)</sub><br>/(n+1) + 0.5 | | | t <sub>w(CLKL)</sub> | (odd division) | (n = 2, 4, 6,254) | ((n/2)+1) × t <sub>(CLK)</sub><br>/(n+1) - 0.5 | - | ((n/2)+1) × t <sub>(CLK)</sub><br>/(n+1) + 0.5 | | | t <sub>sr(IN)</sub> | | Voltage range 1 | 3.25 | - | - | | | t <sub>sf(IN)</sub> | | Voltage range 4 | 3.75 | - | - | | | t <sub>hr(IN)</sub> | Data input hold | Voltage range 1 | 1 | - | - | ns | | t <sub>hf(IN)</sub> | time | Voltage range 4 | 1.5 | - | - | 110 | | | Data output valid | Voltage range 1 | - | 6 | 9.25 | | | t <sub>vr(OUT)</sub> | time, DHQC = 0 | Voltage range 4 | - | 13.25 | 19.75 | | | t <sub>vf(OUT)</sub> | Data output valid time, DHQC = 1 | Voltage range 1<br>All prescaler values (except 0) | - | t <sub>(CLK)</sub> /4<br>+ 0.75 | t <sub>(CLK)</sub> /4 + 1.5 | | | | Data output hold | Voltage range 1 | 4 | - | - | | | t <sub>hr(OUT)</sub> | time DHQC = 0 | Voltage range 4 | 8 | - | - | | | t <sub>hf(OUT)</sub> | Data output hold time DHQC = 1 | Voltage range 1<br>All prescaler values (except 0) | t <sub>(CLK)</sub> /4 - 0.5 | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 142. OCTOSPI characteristics in DTR mode (with DQS)/HyperBus $^{(1)(2)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----------------------|------| | | OCTOSPI clock frequency | 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V<br>Voltage range 1<br>C <sub>L</sub> = 15 pF | - | - | 93 <sup>(3)(4)</sup> | | | f <sub>(CLK)</sub> | | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$<br>Voltage range1<br>$C_L = 15 \text{ pF}$ | - | - | 100 <sup>(3)(4)</sup> | MHz | | | | 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V<br>Voltage range 4<br>C <sub>L</sub> = 15 pF | - | - | 24 <sup>(4)</sup> | | <sup>2.</sup> Measured values in this table apply to Octo- and Quad-SPI data modes. <sup>3.</sup> Delay block bypassed. <sup>4.</sup> Activating DHQC is mandatory to reach this frequency. Table 142. OCTOSPI characteristics in DTR mode (with DQS)/HyperBus<sup>(1)(2)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|----------------------------------------------------|-------------------------------------------------------|------------------------------------------------|-----------------------------|------------------------------------------------|------| | $t_{w(CLKH)}$ | OCTOSPI clock | PRESCALER[7:0] = n | t <sub>(CLK)</sub> /2 - 0.5 | - | $t_{(CLK)}/2 + 0.5$ | | | t <sub>w(CLKL)</sub> | high and low time (even division) | (n = 0, 1, 3, 5,255) | t <sub>(CLK)</sub> /2 - 0.5 | - | t <sub>(CLK)</sub> /2 + 0.5 | | | t <sub>w(CLKH)</sub> | OCTOSPI clock | PRESCALER[7:0] = n | (n/2) × t <sub>(CLK)</sub><br>/(n+1) - 0.5 | - | (n/2) × t <sub>(CLK)</sub><br>/(n+1) + 0.5 | ns | | t <sub>w(CLKL)</sub> | high and low time (odd division) | (n = 2, 4, 6,254) | ((n/2)+1) × t <sub>(CLK)</sub><br>/(n+1) - 0.5 | - | ((n/2)+1) × t <sub>(CLK)</sub><br>/(n+1) + 0.5 | 110 | | t <sub>v(CLK)</sub> | Clock valid time | - | - | - | t <sub>(CLK)</sub> + 2 | | | t <sub>h(CLK)</sub> | Clock hold time | - | t <sub>(CLK)</sub> /2 - 0.5 | - | - | | | V <sub>ODr(CLK)</sub> (5) | CLK, NCLK<br>crossing level on<br>CLK rising edge | V <sub>DD</sub> = 1.8 V | 975 | - | 1120 | | | V <sub>ODf(CLK)</sub> (5) | CLK, NCLK<br>crossing level on<br>CLK falling edge | V <sub>DD</sub> = 1.8 V | 845 | - | 990 | mV | | t <sub>w(CS)</sub> | Chip select high time | - | 3 × t <sub>(CLK)</sub> | - | - | | | $t_{V(DQ)}$ | Data input valid time | - | 0 | - | - | | | $t_{v(DS)}$ | Data strobe input valid time | | 0 | - | - | | | $t_{h(DS)}$ | Data strobe input hold time | - | 0 | - | - | ns | | t <sub>v(RWDS)</sub> | Data strobe output valid time | - | - | - | 3 × t <sub>(CLK)</sub> | | | t <sub>sr(DQ)</sub> | Data input setup | Voltage range 1 | -0.5 | - | t <sub>(CLK)</sub> /2 - 1.5 <sup>(6)</sup> | | | t <sub>sf(DQ)</sub> | time | Voltage range 4 | -0.25 | - | t <sub>(CLK)</sub> /2 - 1.75 <sup>(6)</sup> | | | t <sub>hr(DQ)</sub> | Data input hold | Voltage range 1 | 1.5 | - | - | | | t <sub>hf(DQ)</sub> | time | Voltage range 4 | 1.75 | - | - | | | | Data output valid | Voltage range 1 | - | 6 | 9.5 | | | t <sub>vr(OUT)</sub> | time DHQC = 0 | Voltage range 4 | - | 13 | 19.5 | | | t <sub>vf(OUT)</sub> | Data output valid time DHQC = 1 | Voltage range 1<br>All prescaler values<br>(except 0) | - | t <sub>(CLK)</sub> /4 + 0.5 | t <sub>(CLK)</sub> /4 + 1.25 | , no | | t <sub>hr(OUT)</sub> | Data output hold | Voltage range 1 | 4 | - | - | ns | | t <sub>hf(OUT)</sub> | time DHQC = 0 | Voltage range 4 | 7.75 | - | - | | | t <sub>hr(OUT)</sub> | Data output hold time DHQC = 1 | Voltage range 1<br>All prescaler values<br>(except 0) | t <sub>(CLK)</sub> /4 - 0.5 | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> Delay block activated. - 3. Maximum frequency values are given for a RWDS to DQ skew of maximum ±1.0 ns. - 4. Activating DHQC is mandatory to reach this frequency. - 5. Crossing results are in line with specification, except for PA3/PB5 CLK that exceed slightly the specification. - 6. Data input maximum setup time does not take into account the data level switching duration. Figure 64. OCTOSPI timing diagram - SDR mode Figure 65. OCTOSPI timing diagram - DDR mode Figure 66. OCTOSPI HyperBus clock Figure 67. OCTOSPI HyperBus read Figure 68. OCTOSPI HyperBus read with double latency Figure 69. OCTOSPI HyperBus write #### 5.3.35 SD/SDIO/e•MMC card host interfaces (SDMMC) characteristics Unless otherwise specified, the parameters given in *Table 143* and *Table 144* are derived from tests performed under the ambient temperature, $f_{AHB}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - Capacitive load C<sub>L</sub> = 30 pF, unless otherwise specified - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V - Voltage scaling range 1 Refer to Section 5.3.15: I/O port characteristics for more details on the input/output characteristics. Table 143. SD/e•MMC characteristics $(V_{DD} = 2.7 \text{ V to } 3.6 \text{ V})^{(1)(2)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|-----------------------------------------|--------------------------|-----------------------|-------------------------|--------------------|------| | f <sub>PP</sub> | Clock frequency in data transfer mode | - | 0 | - | 100 <sup>(3)</sup> | MHz | | t <sub>W(CKL)</sub> | Clock low time | f <sub>PP</sub> = 52 MHz | 8.5 | 9.5 | - | - ns | | t <sub>W(CKH)</sub> | Clock high time | f <sub>PP</sub> = 52 MHz | 8.5 | 9.5 | - | | | CMD, D inp | uts (referenced to CK) in e•MMC legacy | SDR/DDR and SD F | IS/SDR <sup>(4)</sup> | /DDR <sup>(4)</sup> mod | des | | | t <sub>ISU</sub> | Input setup time HS | - | 3.5 | - | - | | | t <sub>IH</sub> | Input hold time HS | - | 1.5 | - | - | ns | | t <sub>IDW</sub> <sup>(5)</sup> | Input valid window (variable window) | - | 4.5 | - | - | 1 | | CMD, D out | puts (referenced to CK) in e•MMC legac | y/SDR/DDR and SD | HS/SDR( | 4)/DDR <sup>(4)</sup> m | odes | | | t <sub>OV</sub> | Output valid time HS | - | - | 5.5 | 6 | - ns | | t <sub>OH</sub> | Output hold time HS | - | 4 | - | - | | | CMD, D inp | uts (referenced to CK) in SD default mo | de | | | | | | t <sub>ISU</sub> | Input setup time SD | - | 3.5 | - | - | - ns | | t <sub>IH</sub> | Input hold time SD | - | 1.5 | - | - | | | CMD, D out | puts (referenced to CK) in SD default m | ode | | | | | | t <sub>OV</sub> | Output valid default time SD | - | - | 0.5 | 2 | - ns | | t <sub>OH</sub> | Output hold default time SD | - | 0 | - | - | | - 1. Evaluated by characterization. Not tested in production. - 2. For SDMMC2 in SD/e.MMC DDR mode, the clock OSPEEDRy[1:0] is set to 01 while data OSPEEDRy[1:0] remains at 10. - 3. With capacitive load $C_1 = 20 pF$ . - 4. For SD 1.8 V support, an external voltage converter is needed. - 5. Minimum window of time where the data needs to be stable for proper sampling in tuning mode. DS13737 Rev 9 287/341 Table 144. e•MMC characteristics ( $V_{DD} = 1.71 \text{ V to } 1.9 \text{ V}$ )<sup>(1)(2)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |-------------------------------------------------|---------------------------------------|--------------------------|-----|------|----------------------|------|--|--|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | All modes except DDR | - | - | 84 | MHz | | | | | | | DDR mode | - | - | 40 <sup>(3)</sup> | | | | | | t <sub>W(CKL)</sub> | Clock low time | f <sub>PP</sub> = 52 MHz | 8.5 | 9.5 | - | - ns | | | | | t <sub>W(CKH)</sub> | Clock high time | f <sub>PP</sub> = 52 MHz | 8.5 | 9.5 | - | | | | | | CMD, D inputs (referenced to CK) in e•MMC mode | | | | | | | | | | | t <sub>ISU</sub> | Input setup time HS | - | 2.5 | - | - | | | | | | t <sub>IH</sub> | Input hold time HS | - | 2 | - | - | ns | | | | | t <sub>IDW</sub> <sup>(4)</sup> | Input valid window (variable window) | - | 4 | - | - | | | | | | CMD, D outputs (referenced to CK) in e•MMC mode | | | | | | | | | | | t <sub>OV</sub> | Output valid time HS | - | - | 10.5 | 13/15 <sup>(5)</sup> | - ns | | | | | t <sub>OH</sub> | Output hold time HS | - | 7 | - | - | | | | | - 1. Evaluated by characterization. Not tested in production. - 2. With capacitive load $C_L = 20 pF$ . - 3. For DDR mode, the maximum frequency is 40 MHz and HSLV must be OFF. - 4. Minimum window of time where the data needs to be stable for proper sampling in tuning mode. - 5. $t_{OV}$ = 13 ns for SDMMC1 and $t_{OV}$ = 15 ns for SDMMC2. Figure 70. SD high-speed mode Figure 71. SD default mode Figure 72. SDMMC DDR mode ### 5.3.36 Delay block characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 32*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |-------------------|---------------|------------|-----|------|------|------|--|--|--| | t <sub>init</sub> | Initial delay | - | 900 | 1300 | 2100 | ne | | | | | $t_\Delta$ | Unit delay | - | 34 | 41 | 51 | ps | | | | Table 145. Delay block characteristics<sup>(1)</sup> ### 5.3.37 I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bitrate up to 100 Kbit/s - Fast-mode (Fm): with a bitrate up to 400 Kbit/s - Fast-mode Plus (Fm+): with a bitrate up to 1 Mbit/s The I2C timings requirements are specified by design, not tested in production, when the I2C peripheral is properly configured (refer to the product reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DDIOX</sub> is disabled, but is still present. Only FT\_f I/O pins support Fm+ low-level output-current maximum requirement. Refer to Section 5.3.15: I/O port characteristics for the I2C I/Os characteristics. All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics. <sup>1.</sup> Evaluated by characterization. Not tested in production. Table 146. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 115 <sup>(3)</sup> | ns | - 1. Specified by design. Not tested in production. - 2. Spikes with widths below t<sub>AF</sub> min are filtered. - 3. Spikes with width above tAF max are not filtered. ### 5.3.38 USART (SPI mode) characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - Capacitive load C<sub>1</sub> = 30pF - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V - Voltage scaling range 1 Refer to Section 5.3.15: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, CK, TX, RX for USART). Table 147. USART (SPI mode) characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|--------------|---------------------------------------------------------------|-----|-----|------|------| | f <sub>CK</sub> USART cloc<br>frequency | | SPI master mode, 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | - | 20 | | | | LISADT alook | SPI slave receiver,<br>1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | - | 53 | МН | | | | SPI slave transmitter,<br>1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | - | 28.5 | Z | | | | SPI slave transmitter,<br>2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | - | 32 | | Table 147. USART (SPI mode) characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------------------------------|-----------------------------------------------------|---------------------------|-----------------------|---------------------------|------| | t <sub>su(NSS)</sub> | NSS setup time | SPI slave mode | $T_{ker}^{(2)} + 2$ | - | - | | | t <sub>h(NSS)</sub> | NSS hold time | SPI slave mode | 2 | - | - | | | t <sub>w(CKH)</sub> | CK high and low time | SPI master mode | 1/f <sub>CK</sub> / 2 - 1 | 1/f <sub>CK</sub> / 2 | 1/f <sub>CK</sub> / 2 + 1 | | | + | t <sub>su(RX)</sub> Data input setup time | SPI master mode | 14 | - | - | | | <sup>L</sup> su(RX) | | SPI slave mode | 1 | - | - | | | t <sub>h(RX)</sub> | Data input hold | SPI master mode | 4 | - | - | ns | | t <sub>h(RX)</sub> | time | SPI slave mode | 1 | - | - | | | 4 | | SPI slave mode, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 11 | 15.5 | | | t <sub>v(TX)</sub> | Data output valid time | SPI slave mode, 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 11 | 17.5 | | | t <sub>v(TX)</sub> | | SPI master mode | - | 2.5 | 6.5 | | | t <sub>h(TX)</sub> | Data output hold | SPI slave mode | 8.5 | - | - | | | t <sub>h(TX)</sub> | time | SPI master mode | 2 | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Figure 73. USART timing diagram in SPI master mode <sup>2.</sup> $T_{ker}$ is the usart\_ker\_ck\_pres clock period. Figure 74. USART timing diagram in SPI slave mode #### 5.3.39 SPI characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 32*. - Output speed set to OSPEEDRy[1:0] = 10 - Capacitive load C<sub>1</sub> = 30 pF - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V Refer to Section 5.3.15: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI). Table 148. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------|--------------------------------|------| | | | Master mode, 2.7 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V, voltage range 1 | - | - | 80 | | | | | Master mode, 1.71 V ≤ V <sub>DDIOX</sub> < 2.7 V voltage range 1 | - | - | 75<br>or 50 <sup>(2)</sup> | | | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | | Master transmitter mode,<br>2.7 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V,<br>voltage range 1 | - | - | 80 | | | | | Master transmitter mode,<br>1.71 V ≤ V <sub>DDIOX</sub> ≤ 2.7 V,<br>voltage range 1 | - | - | 75<br>or 50 <sup>(2)</sup> | | | | SPI clock frequency | Slave receiver mode,<br>$1.71 \text{ V} \leq \text{V}_{\text{DDIOX}} \leq 3.6 \text{ V}$ ,<br>voltage range 1 | - | - | 100 | MHz | | | | Slave mode transmitter/full duplex <sup>(3)</sup> ,<br>1.71 V $\leq$ V <sub>DDIOX</sub> $<$ 2.7 V,<br>voltage range 1 | - | - | 41.5<br>or 25.5 <sup>(4)</sup> | | | | | Slave mode transmitter/full duplex <sup>(3)</sup> , 2.7 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V, voltage range 1 | - | - | 38.5 | | | | | Master or slave mode<br>1.71 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V,<br>voltage range 4 | - | - | 12.5 | | | | | Master or slave mode<br>1.08 V $\leq$ V <sub>DDIO2</sub> $\leq$ 1.32 V <sup>(5)</sup> | - | - | 15 | | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 4 | - | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode | 3 | - | - | | | t <sub>w(SCKH)</sub> | SCK high and low time | Master mode | t <sub>SCK</sub> <sup>(6)</sup> /2 - 1 | t <sub>SCK</sub> /2 | t <sub>SCK</sub> /2 + 1 | | | t <sub>su(MI)</sub> | Data input actus time | Master mode | 4.5 | - | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 2.5 | - | - | ns | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 3 | - | - | | | t <sub>h(SI)</sub> | Data input hold time | Slave mode | 1 | - | - | | | t <sub>a(SO)</sub> | Data output access time | Slave mode | 9 | - | 34 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 9 | - | 16 | | Table 148. SPI characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|------------------------|------------------------------------------------------------------------------|-----|-----|---------------------------------------------------|------| | t <sub>v(SO)</sub> | | Slave mode, 2.7 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V, voltage range 1 | - | 10 | 13 | | | | | Slave mode, 1.71 V ≤ V <sub>DDIOX</sub> < 2.7 V, voltage range 1 | - | 10 | 12<br>or 19.5 <sup>(4)</sup> | | | | Data output valid time | Slave mode, 1.71 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V, voltage range 4 | - | 17 | 19.5<br>or 27 <sup>(4)</sup> | | | | | Slave mode,<br>1.08 V $\leq$ V <sub>DDIO2</sub> $\leq$ 1.32 V <sup>(5)</sup> | - | 21 | 22.5 | ns | | t <sub>v(MO)</sub> | | Master mode | - | 1.5 | 2 or 9.5 <sup>(7)</sup><br>or 12.5 <sup>(8)</sup> | | | | | Slave mode, 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | 7 | - | - | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode,<br>1.08 V $\leq$ V <sub>DDIO2</sub> $\leq$ 1.32 V <sup>(5)</sup> | 18 | - | - | | | t <sub>h(MO)</sub> | | Master mode | 0 | - | - | | - 1. Evaluated by characterization. Not tested in production. - 2. When using PA5, PA9, PC10, PB3, PB13. - 3. The maximum frequency in slave transmitter mode is determined by the sum of $t_{v(SO)}$ and $t_{su(MI)}$ that has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having $t_{su(MI)} = 0$ while Duty(SCK) = 50%. - 4. When using PA11, PB4, PB14. - 5. The SPI is mapped on port G I/Os, that is supplied by VDDIO2 specified down to 1.08V. The SPI is tested at this value. - 6. t<sub>SCK</sub> = tspi\_ker\_ck × baud rate prescaler. - 7. When using PA12. - 8. When using PB15. Figure 75. SPI timing diagram - slave mode and CPHA = 0 Figure 77. SPI timing diagram - master mode #### 5.3.40 SAI characteristics Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - Capacitive load C<sub>L</sub> = 30 pF - Measurement points done at 0.5 × V<sub>DD</sub> level - I/O compensation cell activated - HSLV activated when V<sub>DD</sub> ≤ 2.7 V - Voltage scaling range 1 Refer to Section 5.3.15: I/O port characteristics for more details on the input/output alternate function characteristics (SCK, SD, FS). Table 149. SAI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | | Max | Unit | | |--------------------------|--------------------------|-----------------------------------------------------------------------------------------|-----|------|------|--| | f <sub>MCK</sub> | SAI main clock output | - | - | 50 | | | | | | Master transmitter, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 26 | | | | | | Master transmitter, 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 18 | | | | £ | SAI clock | Master receiver, 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 21.5 | MHz | | | f <sub>SCK</sub> | frequency <sup>(2)</sup> | Slave transmitter, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 30 | | | | | | Slave transmitter, 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 20.5 | | | | | | Slave receiver, 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 50 | | | | 4 | ES valid time | Master mode, 2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 16 | | | | t <sub>v(FS)</sub> | FS valid time | Master mode 1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 23 | | | | t <sub>h(FS)</sub> | FS hold time | Master mode | 7 | - | | | | t <sub>su(FS)</sub> | FS setup time | Slave mode | 2.5 | - | | | | t <sub>h(FS)</sub> | FS hold time | Slave mode | 1 | - | | | | t <sub>su(SD_A_MR)</sub> | Data input setup | Master receiver | 4 | - | | | | t <sub>su(SD_B_SR)</sub> | time | Slave receiver | 3 | - | | | | t <sub>h(SD_A_MR)</sub> | Data input hold | Master receiver | 1 | - | ns | | | t <sub>h(SD_B_SR)</sub> | time | Slave receiver | 1 | - | | | | | Data output valid | Slave transmitter (after enable edge),<br>2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 16.5 | | | | t <sub>v(SD_B_ST)</sub> | time | Slave transmitter (after enable edge),<br>1.71 V $\leq$ V <sub>DDIOX</sub> $\leq$ 3.6 V | - | 24 | | | | t <sub>h(SD_B_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 8 | - | | | | 4 | Data output valid | Master transmitter (after enable edge),<br>2.7 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 19 | | | | t <sub>v(SD_A_MT)</sub> | time | Master transmitter (after enable edge),<br>1.71 V ≤ V <sub>DDIOX</sub> ≤ 3.6 V | - | 27.5 | ns | | | t <sub>h(SD_A_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 8 | - | | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>2.</sup> APB clock frequency that must be at least twice SAI clock frequency. Figure 78. SAI master timing diagram ### 5.3.41 OTG\_FS characteristics Table 150. OTG\_FS characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|------------------------------------------|------------|--------------------|-----|-----|------| | V <sub>DDUSB</sub> | USB transceiver operating supply voltage | - | 3.0 <sup>(1)</sup> | - | 3.6 | V | | | (************************************** | | | | | | | | | |------------------|-----------------------------------------------|---------------------|------|-----|------|------|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | R <sub>PUI</sub> | Embedded USB_DP pullup value during idle | - | 900 | - | 1575 | | | | | | $R_{PUR}$ | Embedded USB_DP pullup value during reception | - | 1425 | 1 | 3090 | Ω | | | | | Z <sub>DRV</sub> | Output driver impedance <sup>(2)</sup> | High and low driver | 28 | 36 | 44 | | | | | Table 150. OTG FS characteristics (continued) #### 5.3.42 UCPD characteristics UCPD controller complies with USB Type-C Rev 1.2 and USB Power Delivery Rev 3.0 specifications. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |-----------------|-------------------------------|----------------------|-------|-----|-------|------|--|--| | V <sub>DD</sub> | UCPD operating supply voltage | Sink mode only | 3.0 | 3.3 | 3.6 | · V | | | | | OCFD operating supply voltage | Sink and source mode | 3.135 | 3.3 | 3.465 | | | | Table 151, UCPD characteristics #### 5.3.43 JTAG/SWD interface characteristics Unless otherwise specified, the parameters given in the tables below are derived from tests performed under the ambient temperature, f<sub>HCLKx</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Table 32*, with the following configuration: - Output speed set to OSPEEDRy[1:0] = 10 - Capacitive load C<sub>L</sub> = 30 pF - Measurement points done at 0.5 × V<sub>DD</sub> level Refer to Section 5.3.15: I/O port characteristics for more details on the input/output characteristics. Table 152. JTAG characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------|-----------------------------------------------------|-----|-----|-----|--------| | Е | TCK clock frequency | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | - | 38 | MHz | | F <sub>TCK</sub> | | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | - | 26 | IVITIZ | | ti <sub>su(TMS)</sub> | TMS input setup time | - | 1 | - | - | | | ti <sub>h(TMS)</sub> | TMS input hold time | - | 3 | - | - | | | ti <sub>su(TDI)</sub> | TDI input setup time | - | 2 | - | - | ns | | ti <sub>h(TDI)</sub> | TDI input hold time | - | 1 | - | - | | | 4 | TDO output valid time | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 9 | 13 | | | t <sub>ov(TDO)</sub> | TDO output valid time | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 9 | 19 | ns | | t <sub>oh(TDO)</sub> | TDO output hold time | - | 7 | ı | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. <sup>1.</sup> USB functionality is ensured down to 2.7 V, but some USB electrical characteristics are degraded in 2.7 to 3.0 V range. <sup>2.</sup> No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-). The matching impedance is already included in the embedded driver. Table 153. SWD characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------|----------------------------------|-----|------|------|--------| | Е | SWCLK clock frequency | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | - | 66.5 | MHz | | F <sub>SWCLK</sub> | | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | - | 43 | IVIIIZ | | ti <sub>su(SWDIO)</sub> | SWDIO input setup time | - | 1 | - | - | | | ti <sub>h(SWDIO)</sub> | SWDIO input hold time | - | 2.5 | - | - | | | + | SWDIO output valid time | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 10.5 | 15 | ns | | <sup>t</sup> ov(SWDIO) | | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 10.5 | 23 | | | t <sub>oh(SWDIO)</sub> | SWDIO output hold time | - | 7.5 | - | - | | <sup>1.</sup> Evaluated by characterization. Not tested in production. Figure 80. JTAG timing diagram Figure 81. SWD timing diagram # 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. ## 6.1 UFQFPN48 package information (A0B9) This UFQFPN is a 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package. Figure 82. UFQFPN48 - Outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - There is an exposed die pad on the underside of the UFQFPN48 package. It is recommended to connect and solder this back-side pad to PCB ground. | Comple of | millimeters | | | inches <sup>(1)</sup> | | | |-------------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | A3 | - | 0.152 | - | - | 0.0060 | - | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | D <sup>(2)</sup> | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | D1 | 5.400 | 5.500 | 5.600 | 0.2126 | 0.2165 | 0.2205 | | D2 <sup>(3)</sup> | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | E <sup>(2)</sup> | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | E1 | 5.400 | 5.500 | 5.600 | 0.2126 | 0.2165 | 0.2205 | | E2 <sup>(3)</sup> | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | ddd | - | - | 0.080 | - | - | 0.0031 | Table 154. UFQFPN48 - Mechanical data - 1. Values in inches are converted from mm and rounded to four decimal digits. - 2. Dimensions D and E do not include mold protrusion, not exceed 0.15 mm. - 3. Dimensions D2 and E2 are not in accordance with JEDEC. Figure 83. UFQFPN48 – Footprint example 1. Dimensions are expressed in millimeters. #### **Device marking for UFQFPN48** The following figure gives an example of topside marking versus pin 1 position identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below. Product identification<sup>(1)</sup> CIUL YWW Date code Pin 1 identifier Revision code Figure 84. UFQFPN48 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. Rev 9 ## 6.2 LQFP48 package information (5B) This LQFP is a 48-pin, 7 x 7 mm low-profile quad flat package. Note: See list of notes in the notes section. Figure 85. LQFP48 - Outline<sup>(15)</sup> Table 155. LQFP48 - Mechanical data | 0 | | millimeters | | | inches <sup>(14)</sup> | | | |-----------------------|----------|-------------|------|------------|------------------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | - | - | 1.60 | - | - | 0.0630 | | | A1 <sup>(12)</sup> | 0.05 | - | 0.15 | 0.0020 | - | 0.0059 | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b <sup>(9)(11)</sup> | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | b1 <sup>(11)</sup> | 0.17 | 0.20 | 0.23 | 0.0067 | 0.0079 | 0.0090 | | | c <sup>(11)</sup> | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | | c1 <sup>(11)</sup> | 0.09 | - | 0.16 | 0.0035 | - | 0.0063 | | | D <sup>(4)</sup> | | 9.00 BSC | | | 0.3543 BSC | | | | D1 <sup>(2)(5)</sup> | | 7.00 BSC | | 0.2756 BSC | | | | | E <sup>(4)</sup> | | 9.00 BSC | | | 0.3543 BSC | | | | E1 <sup>(2)(5)</sup> | 7.00 BSC | | | 0.2756 BSC | | | | | е | 0.50 BSC | | | 0.1970 BSC | | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | | 1.00 REF | | 0.0394 REF | | | | | N <sup>(13)</sup> | | | • | 48 | | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | θ1 | 0° | - | - | 0° | - | - | | | θ2 | 10° | 12° | 14° | 10° | 12° | 14° | | | θ3 | 10° | 12° | 14° | 10° | 12° | 14° | | | R1 | 0.08 | - | - | 0.0031 | - | - | | | R2 | 0.08 | - | 0.20 | 0.0031 | - | 0.0079 | | | S | 0.20 | - | - | 0.0079 | - | - | | | aaa <sup>(1)(7)</sup> | | 0.20 | | | 0.0079 | | | | bbb <sup>(1)(7)</sup> | | 0.20 | | | 0.0079 | | | | ccc <sup>(1)(7)</sup> | | 0.08 | | | 0.0031 | | | | ddd <sup>(1)(7)</sup> | | 0.08 | | | 0.0031 | | | #### Notes: - Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm. - 3. Datums A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - 7. All Dimensions are in millimeters. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package body. - 13. "N" is the number of terminal positions for the specified body size. - 14. Values in inches are converted from mm and rounded to 4 decimal digits. - 15. Drawing is not to scale. 9.70 7.30 9.70 7.30 9.70 7.30 9.70 7.30 9.70 7.30 9.70 7.30 9.70 7.30 Figure 86. LQFP48 - Footprint example 1. Dimensions are expressed in millimeters. #### **Device marking for LQFP48** The following figure gives an example of topside marking versus pin 1 position identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below. Product identification<sup>(1)</sup> CIUL YWW Date code Pin 1 identifier Revision code Figure 87. LQFP48 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. STM32U575xx Package information ## 6.3 LQFP64 package information (5W) This LQFP is 64-pin, 10 x 10 mm low-profile quad flat package. Note: See list of notes in the notes section. Figure 88. LQFP64 - Outline<sup>(15)</sup> Table 156. LQFP64 - Mechanical data | Cumbal | | millimeters | | | inches <sup>(14)</sup> | | | |----------------------|-----------|-------------|------|------------|------------------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | А | - | - | 1.60 | - | - | 0.0630 | | | A1 <sup>(12)</sup> | 0.05 | - | 0.15 | 0.0020 | - | 0.0059 | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0570 | | | b <sup>(9)(11)</sup> | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | b1 <sup>(11)</sup> | 0.17 | 0.20 | 0.23 | 0.0067 | 0.0079 | 0.0091 | | | c <sup>(11)</sup> | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | | c1 <sup>(11)</sup> | 0.09 | - | 0.16 | 0.0035 | - | 0.0063 | | | D <sup>(4)</sup> | | 12.00 BSC | | | 0.4724 BSC | | | | D1 <sup>(2)(5)</sup> | | 10.00 BSC | | 0.3937 BSC | | | | | E <sup>(4)</sup> | | 12.00 BSC | | | 0.4724 BSC | | | | E1 <sup>(2)(5)</sup> | 10.00 BSC | | | 0.3937 BSC | | | | | е | | 0.50 BSC | | | 0.1970 BSC | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | | 1.00 REF | | 0.0394 REF | | | | | N <sup>(13)</sup> | | | ( | 64 | | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | θ1 | 0° | - | - | 0° | - | - | | | θ2 | 10° | 12° | 14° | 10° | 12° | 14° | | | θ3 | 10° | 12° | 14° | 10° | 12° | 14° | | | R1 | 0.08 | - | - | 0.0031 | - | - | | | R2 | 0.08 | - | 0.20 | 0.0031 | - | 0.0079 | | | S | 0.20 | - | - | 0.0079 | - | - | | | aaa <sup>(1)</sup> | | 0.20 | | | 0.0079 | | | | bbb <sup>(1)</sup> | | 0.20 | | | 0.0079 | | | | ccc <sup>(1)</sup> | | 0.08 | | | 0.0031 | | | | ddd <sup>(1)</sup> | | 0.08 | | | 0.0031 | | | #### Notes: - Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm. - 3. Datums A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash 5. or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - All Dimensions are in millimeters. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package - 13. "N" is the number of terminal positions for the specified body size. - 14. Values in inches are converted from mm and rounded to 4 decimal digits. - 15. Drawing is not to scale. 0.30 12.70 10.30 10.30 7.80 12.70 5W LQFP64 FP V2 Figure 89. LQFP64 - Footprint example 1. Dimensions are expressed in millimeters. #### **Device marking for LQFP64** The following figure gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which also depend on supply chain operations, are not indicated below. Figure 90. LQFP64 marking example (package top view) Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ### 6.4 WLCSP90 package information (B01C) WLCSP is a 90 balls, 4.20 x 3.95 mm, 0.4 mm pitch, wafer level chip scale package. A1 BALL LOCATION // bbb Z **DETAIL A** \_A1 G 00000000 0000000 00000000 00000000 e2 Ε 000000000 00000000 00000000 00000000 Α **BOTTOM VIEW** TOP VIEW SIDE VIEW BUMP. ∟ øb \_ eee Z FRONT VIEW Ż øb (90x) ⊕ Øccc ŴZXY ØdddŴZ SEATING PLANE DETAIL A ROTATED 90 B01C\_WLCSP90\_ME\_V2 Figure 91. WLCSP90 - Outline - 1. Drawing is not to scale. - 2. Dimension is measured at the maximum bump diameter parallel to primary datum Z. - 3. Primary datum Z and seating plane are defined by the spherical crowns of the bump. - 4. Bump position designation per JESD 95-1, SPP-010. Table 157. WLCSP90 - Mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |-------------------|-------------|-------|------|-----------------------|-------|-------| | | Min | Тур | Max | Min | Тур | Max | | A <sup>(2)</sup> | - | - | 0.59 | - | - | 0.023 | | A1 | - | 0.18 | - | - | 0.007 | - | | A2 | - | 0.38 | - | - | 0.015 | - | | A3 <sup>(3)</sup> | - | 0.025 | - | - | 0.001 | - | | b | 0.22 | 0.25 | 0.28 | 0.009 | 0.010 | 0.011 | | D | 4.19 | 4.20 | 4.21 | 0.165 | 0.165 | 0.166 | | Е | 3.93 | 3.95 | 3.97 | 0.155 | 0.156 | 0.156 | | е | - | 0.40 | - | - | 0.016 | - | 313/341 | Table 157. WLCSP90 - Mechanical data (continued) | Table 157 | . WLCSP90 | - Mechanical | data | (continued) | |--------------------------------------------------|-----------|-----------|--------------|------|-------------| |--------------------------------------------------|-----------|-----------|--------------|------|-------------| | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |------------------|-------------|-------|------|-----------------------|-------|-------| | | Min | Тур | Max | Min | Тур | Max | | e1 | - | 3.40 | - | - | 0.134 | - | | e2 | - | 3.12 | - | - | 0.123 | - | | F <sup>(4)</sup> | - | 0.400 | - | - | 0.016 | - | | G <sup>(4)</sup> | - | 0.416 | - | - | 0.016 | - | | aaa | - | - | 0.10 | - | - | 0.004 | | bbb | - | - | 0.10 | - | - | 0.004 | | ccc | - | - | 0.10 | - | - | 0.004 | | ddd | - | - | 0.05 | - | - | 0.002 | | eee | - | - | 0.05 | - | - | 0.002 | - 1. Values in inches are converted from mm and rounded to 4 decimal digits. - 2. The maximum total package height is calculated by the RSS method (Root Sum Square) using nominal and tolerances values of A1 and A2. - Back side coating. Nominal dimension is rounded to the 3rd decimal place resulting from process capability. - 4. Calculated dimensions are rounded to the 3rd decimal place Figure 92. WLCSP90 - Recommended footprint Table 158. WLCSP90 - Recommended PCB design rules | Dimension | Recommended values | |-------------------|--------------------------------------------------------------| | Pitch | 0.4 mm | | Dpad | 0,225 mm | | Dsm | 0.290 mm typ. (depends on soldermask registration tolerance) | | Stencil opening | 0.250 mm | | Stencil thickness | 0.100 mm | #### **Device marking for WLCSP90** The following figure gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which also depend on supply chain operations, are not indicated below. Pin 1 identifier Product identification<sup>(1)</sup> Date code Y WW R Revision code MSv67879V1 Figure 93. WLCSP90 marking example (package top view) Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ### 6.5 LQFP100 package information (1L) This LQFP is 100 lead, 14 x 14 mm low-profile quad flat package. Note: See list of notes in the notes section. Figure 94. LQFP100 - Outline<sup>(15)</sup> Table 159. LQFP100 - Mechanical data | O make at | millimeters | | | inches <sup>(14)</sup> | | | |-----------------------|-------------|-----------|------|------------------------|------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | 1.50 | 1.60 | - | 0.0590 | 0.0630 | | A1 <sup>(12)</sup> | 0.05 | - | 0.15 | 0.0019 | - | 0.0059 | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0570 | | b <sup>(9)(11)</sup> | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | b1 <sup>(11)</sup> | 0.17 | 0.20 | 0.23 | 0.0067 | 0.0079 | 0.0090 | | c <sup>(11)</sup> | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | c1 <sup>(11)</sup> | 0.09 | - | 0.16 | 0.0035 | - | 0.0063 | | D <sup>(4)</sup> | | 16.00 BSC | | | 0.6299 BSC | | | D1 <sup>(2)(5)</sup> | | 14.00 BSC | | 0.5512 BSC | | | | E <sup>(4)</sup> | | 16.00 BSC | | 0.6299 BSC | | | | E1 <sup>(2)(5)</sup> | 14.00 BSC | | | 0.5512 BSC | | | | е | | 0.50 BSC | | 0.0197 BSC | | | | L | 0.45 | 0.60 | 0.75 | 0.177 | 0.0236 | 0.0295 | | L1 <sup>(1)(11)</sup> | | 1.00 | | - | 0.0394 | - | | N <sup>(13)</sup> | | | 1 | 00 | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | θ1 | 0° | - | - | 0° | - | - | | θ2 | 10° | 12° | 14° | 10° | 12° | 14° | | θ3 | 10° | 12° | 14° | 10° | 12° | 14° | | R1 | 0.08 | - | - | 0.0031 | - | - | | R2 | 0.08 | - | 0.20 | 0.0031 | - | 0.0079 | | S | 0.20 | - | - | 0.0079 | - | - | | aaa <sup>(1)</sup> | | 0.20 | | | 0.0079 | | | bbb <sup>(1)</sup> | | 0.20 | | | 0.0079 | | | ccc <sup>(1)</sup> | | 0.08 | | | 0.0031 | | | ddd <sup>(1)</sup> | | 0.08 | | _ | 0.0031 | | #### Notes: - Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm. - 3. Datums A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - All Dimensions are in millimeters. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package body. - 13. "N" is the number of terminal positions for the specified body size. - 14. Values in inches are converted from mm and rounded to 4 decimal digits. - 15. Drawing is not to scale. 75 0.5 0.5 0.5 0.3 0.3 0.3 0.3 16.7 14.3 16.7 12.3 16.7 12.3 16.7 12.3 Figure 95. LQFP100 - Footprint example 1. Dimensions are expressed in millimeters. #### **Device marking for LQFP100** The following figure gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which also depend on supply chain operations, are not indicated below. Figure 96. LQFP100 marking example (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. #### **UFBGA132** package information (A0G8) 6.6 This UFBGA is a 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array package. Figure 97. UFBGA132 - Outline 1. Drawing is not to scale. 320/341 Table 160. UFBGA132 - Mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 0.600 | - | - | 0.0236 | | A1 | - | - | 0.110 | - | - | 0.0043 | | A2 | - | 0.450 | - | - | 0.0177 | - | | A3 | - | 0.130 | - | - | 0.0051 | - | | A4 | - | 0.320 | - | - | 0.0126 | - | | b | 0.240 | 0.290 | 0.340 | 0.0094 | 0.0114 | 0.0134 | | D | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 | | D1 | - | 5.500 | - | - | 0.2165 | - | | E | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 | | E1 | - | 5.500 | - | - | 0.2165 | - | 0.0020 fff | | | | | • | • | | |--------|-----|-------------|-----|-----------------------|--------|-----| | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | Symbol | Min | Тур | Max | Min | Тур | Max | | е | - | 0.500 | - | - | 0.0197 | - | | Z | - | 0.750 | - | - | 0.0295 | - | | ddd | - | 0.080 | - | - | 0.0031 | - | | eee | - | 0.150 | - | - | 0.0059 | - | Table 160. UFBGA132 - Mechanical data (continued) 0.050 Figure 98. UFBGA132 - Footprint example Table 161. UFBGA132 - Example of PCB design rules (0.5 mm pitch BGA) | Dimension | Values | |-------------------|------------------------------------------------------------------| | Pitch | 0.5 mm | | Dpad | 0.280 mm | | Dsm | 0.370 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.280 mm | | Stencil thickness | Between 0.100 mm and 0.125 mm | | Pad trace width | 0.100 mm | | Ball diameter | 0.280 mm | Values in inches are converted from mm and rounded to 4 decimal digits. #### **Device marking for UFBGA132** Pin 1 identifier The following figure gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which also depend on supply chain operations, are not indicated below. Product identification<sup>(1)</sup> 575@IIL Date code Y WW R Revision code Figure 99. UFBGA132 marking example (package top view) Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 6.7 LQFP144 package information (1A) This LQFP is a 144-pin, 20 x 20 mm low-profile quad flat package. Note: See list of notes in the notes section. Figure 100. LQFP144 - Outline<sup>(15)</sup> Table 162. LQFP144 - Mechanical data | Complete | | millimeters | | inches <sup>(14)</sup> | | | | |----------------------|-----------|-------------|------|------------------------|------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | - | - | 1.60 | - | - | 0.0630 | | | A1 <sup>(12)</sup> | 0.05 | - | 0.15 | 0.0020 | - | 0.0059 | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b <sup>(9)(11)</sup> | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | b1 <sup>(11)</sup> | 0.17 | 0.20 | 0.23 | 0.0067 | 0.0079 | 0.0090 | | | c <sup>(11)</sup> | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | | c1 <sup>(11)</sup> | 0.09 | - | 0.16 | 0.0035 | - | 0.0063 | | | D <sup>(4)</sup> | | 22.00 BSC | | | 0.8661 BSC | | | | D1 <sup>(2)(5)</sup> | | 20.00 BSC | | 0.7874 BSC | | | | | E <sup>(4)</sup> | | 22.00 BSC | | 0.8661 BSC | | | | | E1 <sup>(2)(5)</sup> | 20.00 BSC | | | 0.7874 BSC | | | | | е | | 0.50 BSC | | | 0.0197 BSC | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | | 1.00 REF | | | 0.0394 REF | | | | N <sup>(13)</sup> | | | 1 | 44 | | | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | θ1 | 0° | - | - | 0° | - | - | | | θ2 | 10° | 12° | 14° | 10° | 12° | 14° | | | θ3 | 10° | 12° | 14° | 10° | 12° | 14° | | | R1 | 0.08 | - | - | 0.0031 | - | - | | | R2 | 0.08 | - | 0.20 | 0.0031 | - | 0.0079 | | | S | 0.20 | - | - | 0.0079 | - | - | | | aaa | | 0.20 | | | 0.0079 | | | | bbb | | 0.20 | | 0.0079 | | | | | ccc | | 0.08 | | | 0.0031 | | | | ddd | | 0.08 | | | 0.0031 | | | #### Notes: - 1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994. - 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm. - 3. Datums A-B and D to be determined at datum plane H. - 4. To be determined at seating datum plane C. - 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch. - 6. Details of pin 1 identifier are optional but must be located within the zone indicated. - 7. All Dimensions are in millimeters. - 8. No intrusion allowed inwards the leads. - 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages. - 10. Exact shape of each corner is optional. - 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip. - 12. A1 is defined as the distance from the seating plane to the lowest point on the package body. - 13. "N" is the number of terminal positions for the specified body size. - 14. Values in inches are converted from mm and rounded to 4 decimal digits. - 15. Drawing is not to scale. DS13737 Rev 9 325/341 Figure 101. LQFP144 - Footprint example 1. Dimensions are expressed in millimeters. #### **Device marking for LQFP144** The following figure gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which also depend on supply chain operations, are not indicated below. Product identification<sup>(1)</sup> STM32U575ZITL Revision code Pin 1 identifier MSv67882V1 Figure 102. LQFP144 marking example (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 6.8 UFBGA169 package information (A0YV) This UFBGA is a 169-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package. Figure 103. UFBGA169 - Outline 1. Drawing is not to scale. Table 163. UFBGA169 - Mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | A3 | - | 0.130 | - | - | 0.0051 | - | | A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 | | b | 0.230 | 0.280 | 0.330 | 0.0091 | 0.0110 | 0.0130 | | D | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 | | D1 | 5.950 | 6.000 | 6.050 | 0.2343 | 0.2362 | 0.2382 | | E | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 | | E1 | 5.950 | 6.000 | 6.050 | 0.2343 | 0.2362 | 0.2382 | | (************************************** | | | | | | | |-----------------------------------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | е | - | 0.500 | - | - | 0.0197 | - | | F | 0.450 | 0.500 | 0.550 | 0.0177 | 0.0197 | 0.0217 | | ddd | - | - | 0.100 | - | - | 0.0039 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.050 | - | - | 0.0020 | Table 163. UFBGA169 - Mechanical data (continued) <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Table 164. UFBGA169 - Example of PCB design rules (0.5 mm pitch BGA) | Dimension | Values | |--------------|-----------------------------------------------------------------| | Pitch | 0.5 mm | | Dpad | 0.27 mm | | Dsm | 0.35 mm typ. (depends on the soldermask registration tolerance) | | Solder paste | 0.27 mm aperture diameter. | Note: Non-solder mask defined (NSMD) pads are recommended. Note: 4 to 6 mils solder paste screen printing process. ## **Device marking for UFBGA169** The following figure gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which also depend on supply chain operations, are not indicated below. Pin 1 identifier Product identification<sup>(1)</sup> STM32U S75AIIL Date code Y WW R Revision code Figure 105. UFBGA169 marking example (package top view) Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. STM32U575xx Package information ## 6.9 Package thermal characteristics The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, can be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max \times \Theta_{JA})$$ #### where: - T<sub>A</sub> max is the maximum ambient temperature in °C. - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance in °C/W. - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max). - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins: $$\mathsf{P}_{\mathsf{I/O}} \; \mathsf{max} = \sum (\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \sum ((\mathsf{V}_{\mathsf{DDIOx}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}})$$ taking into account the actual $V_{OL}/I_{OL}$ and $V_{OH}/I_{OH}$ of the I/Os at low and high level in the application. 331/341 Table 165. Package thermal characteristics | Symbol | Parameter | Package | Value | Unit | |-----------------|--------------------------------------|-----------------------|-------|------| | | | LQFP48 7 x 7 mm | 45.8 | | | | | UFQFPN48 7 x 7 mm | 26.9 | | | | | LQFP64 10 x 10 mm | 39.6 | | | 0 | | WLCSP90 4.2 x 3.95 mm | 42.3 | | | $\Theta_{JA}$ | Thermal resistance junction-ambient | LQFP100 - 14 × 14 m | 34.4 | | | | | UFBGA132 7 x 7 mm | 35.2 | | | | | LQFP144 20 x 20 mm | 35.9 | | | | | UFBGA169 7 x 7 mm | 33.7 | | | | | LQFP48 7 x 7 mm | 23.4 | | | | | UFQFPN48 7 x 7 mm | 11.2 | 7 | | | Thermal resistance junction-board | LQFP64 10 x 10 mm | 22 | | | 0 | | WLCSP90 4.2 x 3.95 mm | 27.5 | °C/W | | $\Theta_{JB}$ | | LQFP100 - 14 × 14 m | 20.3 | | | | | UFBGA132 7 x 7 mm | 20.7 | | | | | LQFP144 20 x 20 mm | 24.8 | | | | | UFBGA169 7 x 7 mm | 19.3 | | | Θ <sub>JC</sub> | | LQFP48 7 x 7 mm | 10.7 | | | | | UFQFPN48 7 x 7 mm | 8 | | | | | LQFP64 10 x 10 mm | 9.0 | | | | Thermal resistance junction-top case | WLCSP90 4.2 x 3.95 mm | 1.6 | | | | | LQFP100 - 14 × 14 m | 7.4 | | | | | UFBGA132 7 x 7 mm | 8.3 | | | | | LQFP144 20 x 20 mm | 7.6 | | | | | UFBGA169 7 x 7 mm | 8.3 | | ## 6.9.1 Reference documents - JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions Natural Convection (Still Air) available on www.jedec.org. - For information on thermal management, refer to application note "Guidelines for thermal management on STM32 applications" (AN5036) available on www.st.com. # 7 Ordering information For a list of available options (such as speed or package) or for further information on any aspect of this device, contact the nearest ST sales office. DS13737 Rev 9 333/341 ## 8 Important security notice The STMicroelectronics group of companies (ST) places a high value on product security, which is why the ST product(s) identified in this documentation may be certified by various security certification bodies and/or may implement our own security measures as set forth herein. However, no level of security certification and/or built-in security measures can guarantee that ST products are resistant to all forms of attacks. As such, it is the responsibility of each of ST's customers to determine if the level of security provided in an ST product meets the customer needs both in relation to the ST product alone, as well as when combined with other components and/or software for the customer end product or application. In particular, take note that: - ST products may have been certified by one or more security certification bodies, such as Platform Security Architecture (www.psacertified.org) and/or Security Evaluation standard for IoT Platforms (www.trustcb.com). For details concerning whether the ST product(s) referenced herein have received security certification along with the level and current status of such certification, either visit the relevant certification standards website or go to the relevant product page on www.st.com for the most up to date information. As the status and/or level of security certification for an ST product can change from time to time, customers should re-check security certification status/level as needed. If an ST product is not shown to be certified under a particular security standard, customers should not assume it is certified. - Certification bodies have the right to evaluate, grant and revoke security certification in relation to ST products. These certification bodies are therefore independently responsible for granting or revoking security certification for an ST product, and ST does not take any responsibility for mistakes, evaluations, assessments, testing, or other activity carried out by the certification body with respect to any ST product. - Industry-based cryptographic algorithms (such as AES, DES, or MD5) and other open standard technologies which may be used in conjunction with an ST product are based on standards which were not developed by ST. ST does not take responsibility for any flaws in such cryptographic algorithms or open technologies or for any methods which have been or may be developed to bypass, decrypt or crack such algorithms or technologies. - While robust security testing may be done, no level of certification can absolutely guarantee protections against all attacks, including, for example, against advanced attacks which have not been tested for, against new or unidentified forms of attack, or against any form of attack when using an ST product outside of its specification or intended use, or in conjunction with other components or software which are used by customer to create their end product or application. ST is not responsible for resistance against such attacks. As such, regardless of the incorporated security features and/or any information or support that may be provided by ST, each customer is solely responsible for determining if the level of attacks tested for meets their needs, both in relation to the ST product alone and when incorporated into a customer end product or application. - All security features of ST products (inclusive of any hardware, software, documentation, and the like), including but not limited to any enhanced security features added by ST, are provided on an "AS IS" BASIS. AS SUCH, TO THE EXTENT PERMITTED BY APPLICABLE LAW, ST DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, unless the applicable written and signed contract terms specifically provide otherwise. STM32U575xx Revision history # 9 Revision history Table 166. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 02-Sep-2021 | 1 | Initial release | | 24-Sep-2021 | 2 | Updated: - Figure 24 and Figure 25: STM32U575xQ power supply scheme (with SMPS) - Figure 28: AC timing diagram for high-speed external clock source - Figure 29: AC timing diagram for low-speed external square clock source - V <sub>DDCoeff</sub> values in Table 35: Embedded internal voltage reference - I <sub>DD(RUN)</sub> Range 2 values in Table 36 and Table 37 - New consumption Table 39, Table 41, Table 44, Table 45, Table 49, Table 51, Table 53, Table 55, Table 57, Table 59, Table 65 - All values in consumption Table 52, Table 54, Table 56, Table 58, Table 64 - All values in Table 70, Table 71, Table 72 - USER TROM COVERAGE removed in Table 79: MSI oscillator characteristics - Table 82: PLL characteristics | | 19-Nov-2021 | 3 | Updated: - 'legacy' replaced by 'without SMPS' in Table 2: STM32U575xx features and peripheral counts - PSSI in Table 10: Functionalities depending on the working mode - Table 37 and new Table 38: Current consumption in Run mode on SMPS, code with data processing running from Flash memory, ICACHE ON (1-way), prefetch ON, V <sub>DD</sub> = 3.0 V - Table 44 and new Table 45: Current consumption in Sleep mode on SMPS, Flash memory in power down, V <sub>DD</sub> = 3.0 V - Table 46: SRAM1/SRAM3 current consumption in Run/Sleep mode with LDO and SMPS - t <sub>wu(Sleep)</sub> max in Table 73: Low-power mode wakeup timings on SMPS - Footnote 8 on Table 81: MSI oscillator characteristics - t <sub>SU(RX)</sub> in Table 145: USART characteristics - Section 6.5: LQFP100 package information | | 13-Dec-2021 | 4 | Updated: - FMC_A16 and FMC_A17 in Table 26: STM32U575xx pin definitions and Table 28: Alternate function AF8 to AF15 - New t <sub>VBAT_BOR_sampling</sub> in Table 34: Embedded reset and power control block characteristics - C <sub>S_PARA</sub> in Table 79: LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) - Figure 32: Typical application with a 32.768 kHz crystal | | 17-Mar-2022 | 5 | Updated: - PSSI, GPIOs, and capacitive sensing in <i>Table 2: STM32U585xx features and peripheral counts</i> - Figure 1: STM32U585xx block diagram - V <sub>BAT</sub> in Section 3.9.1: Power supply schemes | Revision history STM32U575xx Table 166. Document revision history (continued) | Date F | Revision | Changes | |--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Revision | Backup domain in Figure 2 and Figure 3: STM32U575xx power supply overview (without SMPS) IWDG in Table 10: Functionalities depending on the working mode New sentence beg. of Section 3.25. Octo-SPI interface (OCTOSPI) Section 3.25.1: OCTOSPI TrustZone security Figure 9: UFQFPN48_SMPS pinout PB2 I/O structure in Table 26: STM32U575xx pin definitions Notes of Table 50: Current consumption in Stop 1 mode on LDO Table 51: Current consumption during wakeup from Stop 1 mode on LDO Notes of Table 52: Current consumption in Stop 1 mode on SMPS Table 53: Current consumption during wakeup from Stop 1 mode on SMPS Table 53: Current consumption in Stop 2 when supplied by LDO moved Notes of Table 54: Current consumption in Stop 2 when supplied by LDO moved Notes of Table 54: Current consumption in Stop 2 when supplied by SMPS moved Table 56: Current consumption during wakeup from Stop 2 mode on LDO Table 57: Current consumption in Stop 2 when supplied by SMPS moved Table 59: Current consumption in Stop 2 mode on SMPS Notes of Table 57: Current consumption in Stop 3 when supplied by LDO moved Table 67: Current consumption in Stop 3 when supplied by LDO moved Table 68: Current consumption during wakeup from Stop 3 mode on LDO Table SRAM static power consumption in Stop 3 when supplied by LDO moved Table 66: Current consumption during wakeup from Stop 3 mode on SMPS Table 67: Current consumption during wakeup from Stop 3 mode on SMPS Table 68: Current consumption in Stop 3 mode on SMPS Table 69: Current consumption during wakeup from Stop 3 mode on SMPS Table 67: Current consumption during wakeup from Stop 3 mode on SMPS Table 69: Current consumption during wakeup from Stop 3 mode on SMPS Table 69: Current consumption during wakeup from Stop 3 mode on SMPS Table 69: Current consumption during wakeup from Stop 3 mode on SMPS Table 69: Current consumption during wakeup from Stop 3 mode on SMPS Table 69: Current consumption during wakeup from Stop 3 mode on SMPS Table 69: Current consumption for Stop | | | | <ul> <li>Table 112: DAC characteristics</li> <li>RLoad and en in Table 116: OPAMP characteristics</li> <li>New Figure 44: OPAMP voltage noise density, normal mode, RLOAD = 3.9 kΩ and Figure 45: OPAMP voltage noise density, low-power mode, RLOAD = 20 kΩ</li> <li>TLV(NOE_NE) in Table 129: Asynchronous multiplexed PSRAM/NOR read timings</li> </ul> | STM32U575xx Revision history Table 166. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-Jun-2022 | 6 | Added: - Section 8: Important security notice Updated: - Up to 22 capacitive sensing channels - Section 2: Description - Table 2.: STM32U575xx features and peripheral counts - Section 3.36: Touch sensing controller (TSC) - TSC_G3_IO1/TSC_G1_IO4 are removed from PC2/PC3 in Table 26.: STM32U575xx pin definitions and Table 28.: Alternate function AF8 to AF15 - Table 71.: Typical dynamic current consumption of peripherals - Table 89: EMI characteristics for f <sub>HSE</sub> = 8 MHz and f <sub>HCLK</sub> = 160 MHz - Minimum value added for PSSR in Table 117.: OPAMP characteristics - Disclaimer | | 27-Mar-2023 | 7 | Updates related to revisions other than X: - Features - Table 26: Legend/abbreviations used in the pinout table - Table 27: STM32U585xx pin definitions - Table 52: Current consumption in Stop 1 mode on LDO - Table 54: Current consumption in Stop 1 mode on SMPS - Table 56: Current consumption in Stop 2 mode on LDO - Table 59: Current consumption in Stop 2 mode on SMPS - Table 62: Current consumption in Stop 3 mode on LDO - Table 65: Current consumption in Stop 3 mode on SMPS - Table 66: Current consumption in Standby mode - Table 70: Current consumption in Shutdown mode - Table 70: Current consumption in V <sub>BAT</sub> mode - Table 80: HSE oscillator characteristics - Table 81: LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) - Table 95: I/O static characteristics - Table 96: Output voltage characteristics (all I/Os except FT_t I/Os in VBAT mode, and FT_o I/Os) - Table 97: Output voltage characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os - Table 98: Output AC characteristics, HSLV OFF (all I/Os except FT_c, FT_t in VBAT mode and FT_o I/Os) - Table 101: Output AC characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os - Table 101: Output AC characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os | Revision history STM32U575xx Table 166. Document revision history (continued) | Date | Revision | Changes | | |-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27-Mar-2023 | 7 (cont'd) | Other updates: - Figure 2: STM32U5875xQ power supply overview (with SMPS) - Figure 3: STM32U585xx power supply overview (without SMPS) - Section 3.9.1: Power supply schemes - Section 3.9.3: Low-power modes - Table 15: ADC features - Section 5.1.2: Typical values - Table 31: Current characteristics - Table 33: General operating conditions - Table 34: Operating conditions at power-up/power-down - Table 35: Embedded reset and power control block characteristics - Table 37: Embedded internal voltage reference - Table 73: Typical dynamic current consumption of peripherals - Table 74: Low-power mode wake-up timings on LDO - Table 78: High-speed external user clock characteristics - Output driving current - Section 5.3.30: DCMI characteristics - Section 5.3.31: PSSI characteristics - Table 142: OCTOSPI characteristics in SDR mode - Table 143: OCTOSPI characteristics in DTR mode (no DQS) - Table 144: OCTOSPI characteristics in DTR mode (with DQS)/HyperBus - Table 149: USART characteristics - Table 150: SPI characteristics - Table 151: SAI characteristics - Table 151: SAI characteristics - Typos fix and minor changes in overall document Added: - USB logo in Section 1: Introduction - Figure 29: AC timing diagram for high-speed external clock source (analog mode) - Section 6.9.1: Reference documents | | | 04-Aug-2023 | 8 | Updated: - Figure 1: STM32U585xx block diagram - Section 3.9.5: VBAT operation - Section 3.10: Peripheral interconnect matrix - Section 5.1.6: Power supply scheme - Table 38: Current consumption in Run mode on LDO, code with data processing running from Flash memory, ICACHE ON (1-way), prefetch ON - Table 53: Current consumption during wake-up from Stop 1 mode on LDO - Table 55: Current consumption during wake-up from Stop 2 mode on LDO - Table 61: Current consumption during wake-up from Stop 2 mode on SMPS | | STM32U575xx Revision history Table 166. Document revision history (continued) | Date | Revision | Changes | |-------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>Date</b> 04-Aug-2023 | | Changes - Table 64: Current consumption during wake-up from Stop 3 mode on LDO - Table 67: Current consumption during wake-up from Stop 3 mode on SMPS - Table 69: Current consumption during wake-up from Standby mode - Table 71: Current consumption during wake-up from Shutdown mode - Table 74: Low-power mode wake-up timings on LDO - Table 75: Low-power mode wake-up timings on SMPS - Table 76: Regulator mode transition times - Table 78: High-speed external user clock characteristics - Increased HSE consumption during startup from 8 μA to 8 mA in Table 80: HSE oscillator characteristics - Increased HSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) - Table 81: LSE oscillator characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os - Table 97: Output voltage characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os - Table 101: Output AC characteristics for FT_t I/Os in V <sub>BAT</sub> mode, and for FT_o I/Os - t <sub>CAL</sub> and t <sub>OFF_CAL</sub> values in Table 105: 14-bit ADC1 characteristics - t <sub>OFF_CAL</sub> values in Table 108: 12-bit ADC4 characteristics - Note added in Table 106: Maximum RAIN for 14-bit ADC1 and Table 109: Maximum RAIN for 12-bit ADC4 - Section 5.3.28: Temperature and backup domain supply thresholds monitoring - Figure 74: USART timing diagram in SPI master mode - Figure 75: USART timing diagram - slave mode and CPHA = 0 - Figure 77: SPI timing diagram - slave mode and CPHA = 1 - Figure 79: SAI master timing diagram - Section 6.3: LQFP64 package information (A0B9) - Section 6.3: LQFP64 package information (B01C) - Section 6.5: LQFP148 package information (B01C) - Section 6.5: LQFP144 package information (B01C) - Section 6.6: UFBGA132 package information (A0G8) - Section 6.7: LQFP144 package information (A0G8) - Section 6.8: UFBGA169 package information (A0YV) - Added: | | | | - Table 5.3.4: SMPS characteristics | Revision history STM32U575xx Table 166. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19-Feb-2024 | 9 | Updated: - Up to 22 communication peripherals in Features - Replaced "o" by "-" for Backup domain voltage and temperature monitoring in Table 10: Functionalities depending on the working mode - Figure 60: NAND controller waveforms for read access - Figure 61: NAND controller waveforms for write access - Figure 73: USART timing diagram in SPI master mode - Figure 74: USART timing diagram in SPI slave mode - Table 78: Low-speed external user clock characteristics - Table 100: NRST pin characteristics Added: - SPI mode in Table 21: USART, UART, and LPUART features, Section 3.42.1: Universal synchronous/asynchronous receiver transmitter (USART/UART), and Section 5.3.38: USART (SPI mode) characteristics | #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DS13737 Rev 9 341/341